SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There is one ESM module integrated in the device MCU domain - MCU_ESM0. Figure 12-43 shows the integration of MCU_ESM0.

Table 12-1650 through Table 12-1652 summarize the integration of ESM in the device MCU domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| MCU_ESM0 | WKUP_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| MCU_ESM0 | MCU_ESM0_FICLK | MCU_SYSCLK0/6 | WKUP_PLLCTRL0 | MCU_ESM0 Interface and Functional clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| MCU_ESM0 | MCU_ESM0_RST | MOD_G_RST | LPSC0 | MCU_ESM0 Asynchronous module reset |
| MCU_ESM0_POR_RST | MOD_POR_RST | LPSC0 | MCU_ESM0 Power-on module reset | |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| MCU_ESM0 | MCU_ESM0_ESM_INT_LOW_LVL_0 | MCU_R5FSS0_CORE0_INTR_IN_48 | MCU_R5FSS0_CORE0 | MCU_ESM0 low priority interrupt | Level |
| MCU_ESM0_ESM_INT_HI_LVL_0 | MCU_R5FSS0_CORE0_INTR_IN_49 | MCU_R5FSS0_CORE0 | MCU_ESM0 high priority interrupt | Level | |
| MCU_ESM0_ESM_INT_CFG_LVL_0 | MCU_R5FSS0_CORE0_INTR_IN_53 | MCU_R5FSS0_CORE0 | MCU_ESM0 configuration error interrupt | Level | |
| MCU_ESM0_ESM_INT_LOW_LVL_0 | MCU_R5FSS0_CORE1_INTR_IN_48 | MCU_R5FSS0_CORE1 | MCU_ESM0 low priority interrupt | Level | |
| MCU_ESM0_ESM_INT_HI_LVL_0 | MCU_R5FSS0_CORE1_INTR_IN_49 | MCU_R5FSS0_CORE1 | MCU_ESM0 high priority interrupt | Level | |
| MCU_ESM0_ESM_INT_CFG_LVL_0 | MCU_R5FSS0_CORE1_INTR_IN_53 | MCU_R5FSS0_CORE1 | MCU_ESM0 configuration error interrupt | Level | |
| MCU_ESM0_ESM_INT_LOW_LVL_0 | R5FSS0_INTRTR0_IN_148 | R5FSS0_INTRTR0 | MCU_ESM0 low priority interrupt | Level | |
| MCU_ESM0_ESM_INT_HI_LVL_0 | R5FSS0_INTRTR0_IN_149 | R5FSS0_INTRTR0 | MCU_ESM0 high priority interrupt | Level | |
| MCU_ESM0_ESM_INT_CFG_LVL_0 | R5FSS0_INTRTR0_IN_150 | R5FSS0_INTRTR0 | MCU_ESM0 configuration error interrupt | Level | |
| MCU_ESM0_ESM_INT_LOW_LVL_0 | R5FSS1_INTRTR0_IN_148 | R5FSS1_INTRTR0 | MCU_ESM0 low priority interrupt | Level | |
| MCU_ESM0_ESM_INT_HI_LVL_0 | R5FSS1_INTRTR0_IN_149 | R5FSS1_INTRTR0 | MCU_ESM0 high priority interrupt | Level | |
| MCU_ESM0_ESM_INT_CFG_LVL_0 | R5FSS1_INTRTR0_IN_150 | R5FSS1_INTRTR0 | MCU_ESM0 configuration error interrupt | Level | |
| MCU_ESM0_ESM_INT_LOW_LVL_0 | C66SS0_INTRTR0_IN_295 | C66SS0_INTRTR0 | MCU_ESM0 low priority interrupt | Level | |
| MCU_ESM0_ESM_INT_HI_LVL_0 | C66SS0_INTRTR0_IN_296 | C66SS0_INTRTR0 | MCU_ESM0 high priority interrupt | Level | |
| MCU_ESM0_ESM_INT_CFG_LVL_0 | C66SS0_INTRTR0_IN_297 | C66SS0_INTRTR0 | MCU_ESM0 configuration error interrupt | Level | |
| MCU_ESM0_ESM_INT_LOW_LVL_0 | C66SS1_INTRTR0_IN_295 | C66SS1_INTRTR0 | MCU_ESM0 low priority interrupt | Level | |
| MCU_ESM0_ESM_INT_HI_LVL_0 | C66SS1_INTRTR0_IN_296 | C66SS1_INTRTR0 | MCU_ESM0 high priority interrupt | Level | |
| MCU_ESM0_ESM_INT_CFG_LVL_0 | C66SS1_INTRTR0_IN_297 | C66SS1_INTRTR0 | MCU_ESM0 configuration error interrupt | Level | |
Table 12-1655 lists only the MCU_ESM0 interrupt outputs. For the mapping of system interrupt error events to MCU_ESM0 interrupt inputs, see Interrupt Sources.