SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section identifies the requirements for initializing the surrounding modules when the timer module is to be used for the first time after a device reset. This initialization of surrounding modules is based on the integration and environment of the timer. For more information, see Timers Integration and Timers Environment. Table 12-1592 summarizes the surrounding modules.
| Surrounding Modules | Comments |
|---|---|
| C66SS0_INTRTR0 and C66SS1_INTRTR0 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling C66SS0_INTRTR0 and C66SS1_INTRTR0 interrupts, see Interrupts. |
| COMPUTE_CLUSTER0 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling COMPUTE_CLUSTER0 interrupts, see Interrupts. |
| MAIN2MCU_LVL_INTRTR0 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling MAIN2MCU_LVL_INTRTR0 interrupts, see Interrupts. |
| R5FSS0_INTRTR0 and R5FSS1_INTRTR0 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling R5FSS0_INTRTR0 and R5FSS1_INTRTR0 interrupts, see Interrupts. |
| R5FSS0_CORE0/1 and R5FSS1_CORE0/1 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling R5FSS0_CORE0/1 and R5FSS1_CORE0/1 interrupts, see Interrupts. |
| PLLCTRL0 and WKUP_PLLCTRL0 | PLL controller's configuration must be done to enable the module clocks. For more information, see Clocking. |
| TIMERCLK0 MUX to TIMERCLK19 MUX | TIMERCLK0 MUX to TIMERCLK19 MUX configuration must be done to enable the module clocks. For more information, see Control Module (CTRL_MMR). |