SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
| Tx PDMA Channel | PDMA Input | Source Event | Channel Type | Trigger Type | Data FIFO Address |
|---|---|---|---|---|---|
| 8000 | UART_MAIN_4_TX_0 | UART4_USART_DMA_0 | XY | Edge | 0284 0000h |
| 8001 | UART_MAIN_5_TX_0 | UART5_USART_DMA_0 | XY | Edge | 0285 0000h |
| 8002 | UART_MAIN_6_TX_0 | UART6_USART_DMA_0 | XY | Edge | 0286 0000h |
| 8003 | UART_MAIN_7_TX_0 | UART7_USART_DMA_0 | XY | Edge | 0287 0000h |
| 8004 | UART_MAIN_8_TX_0 | UART8_USART_DMA_0 | XY | Edge | 0288 0000h |
| 8005 | UART_MAIN_9_TX_0 | UART9_USART_DMA_0 | XY | Edge | 0289 0000h |
| Rx PDMA Channel | PDMA Input | Source Event | Channel Type | Trigger Type | Data FIFO Address |
|---|---|---|---|---|---|
| 0 | UART_MAIN_4_RX_0 | UART4_USART_DMA_1 | XY | Edge | 0284 0000h |
| 1 | UART_MAIN_5_RX_0 | UART5_USART_DMA_1 | XY | Edge | 0285 0000h |
| 2 | UART_MAIN_6_RX_0 | UART6_USART_DMA_1 | XY | Edge | 0286 0000h |
| 3 | UART_MAIN_7_RX_0 | UART7_USART_DMA_1 | XY | Edge | 0287 0000h |
| 4 | UART_MAIN_8_RX_0 | UART8_USART_DMA_1 | XY | Edge | 0288 0000h |
| 5 | UART_MAIN_9_RX_0 | UART9_USART_DMA_1 | XY | Edge | 0289 0000h |