SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 11-36 shows the mapping of timesync event sources to PCIE0_CPTS0 hardware push inputs.
| Module Event Input | Event Source | Description | Type |
|---|---|---|---|
| PCIE0_CPTS0_HW1_PUSH | PCIE0_PTM0_CORR_TIME_EVT_0 | PCIE0_PTM0 corrected time event | – |
| PCIE0_CPTS0_HW2_PUSH | TIMESYNC_INTRTR0_OUTL_20 | TIMESYNC_INTRTR0 selectable timesync event 20 | Level |