SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 11-33 shows the mapping of timesync event sources to PRU_ICSSG0 latch inputs.
| Module Event Input | Event Source | Description | Type |
|---|---|---|---|
| PRU_ICSSG0_PR1_EDC0_LATCH0_IN | TIMESYNC_INTRTR0_OUTL_8 | TIMESYNC_INTRTR0 selectable timesync event 8 | Level |
| PRU_ICSSG0_PR1_EDC0_LATCH1_IN | TIMESYNC_INTRTR0_OUTL_9 | TIMESYNC_INTRTR0 selectable timesync event 9 | Level |
| PRU_ICSSG0_PR1_EDC1_LATCH0_IN | TIMESYNC_INTRTR0_OUTL_10 | TIMESYNC_INTRTR0 selectable timesync event 10 | Level |
| PRU_ICSSG0_PR1_EDC1_LATCH1_IN | TIMESYNC_INTRTR0_OUTL_11 | TIMESYNC_INTRTR0 selectable timesync event 11 | Level |