SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
A single ELM module is integrated in the device MAIN domain - ELM0. Figure 12-284 shows the ELM0 integration.
Figure 12-284 ELM0
IntegrationTable 12-366 through Table 12-368 summarize the integration of ELM0 in device MAIN domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| ELM0 | PSC0 | PD0 | LPSC8 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| ELM0 | ELM0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | ELM0 functional and interface clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| ELM0 | ELM0_RST | MOD_G_RST | LPSC8 | ELM0 hardware reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| ELM0 | ELM0_ELM_POROCPSINTERRUPT_LVL_0 | GIC500_SPI_IN_41 | COMPUTE_CLUSTER0 | Error-location process complete interrupt | Level |
| R5FSS0_INTRTR0_IN_229 | R5FSS0_INTRTR0 | Error-location process complete interrupt | Level | ||
| R5FSS1_INTRTR0_IN_229 | R5FSS1_INTRTR0 | Error-location process complete interrupt | Level | ||
| MAIN2MCU_LVL_INTRTR0_IN_7 | MAIN2MCU_LVL_INTRTR0 | Error-location process complete interrupt | Level | ||