SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There is one DECODER module integrated in the device MAIN domain. Figure 6-40 shows the integration of DECODER module.
Figure 6-40 DECODER IntegrationTable 6-91 through Table 6-93 summarize the integration of DECODER in the device MAIN domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| DECODER0 | PSC0 | PD26 | LPSC99 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| DECODER0 | DECODER0_FICLK | MAIN_PLL5_HSDIV1_CLKOUT | PLL5 | DECODER0 interface and functional clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| DECODER0 | DECODER0_RST | MOD_G_RST | LPSC99 | DECODER0 asynchronous module reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| DECODER0 | DECODER0_IRQ_0 | GIC500_SPI_IN_212 | COMPUTE_CLUSTER0 | DECODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level |
| MAIN2MCU_LVL_INTRTR0_IN_252 | MAIN2MCU_LVL_INTRTR0 | DECODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level | ||
| R5FSS0_CORE0_INTR_IN_87 | R5FSS0_CORE0 | DECODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level | ||
| R5FSS0_CORE1_INTR_IN_87 | R5FSS0_CORE1 | DECODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level | ||
| R5FSS1_CORE0_INTR_IN_87 | R5FSS1_CORE0 | DECODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level | ||
| R5FSS1_CORE1_INTR_IN_87 | R5FSS1_CORE1 | DECODER0 signal for various interrupt conditions. The source of the interrupt can be found by polling the interrupt status registers. | Level | ||
For more information on the interconnects, see Chapter 3, System Interconnect.
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.