SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section identifies the requirements for initializing the surrounding modules when the MCSPI module is to be used for the first time after a device reset. This initialization of surrounding modules is based on the integration and environment of the MCSPI. For further information, see MCSPI Integration and MCSPI Environment.
Table 12-72 lists the information on the global initialization of the surrounding modules.
| Surrounding Modules | Comments |
|---|---|
| COMPUTE_CLUSTER0 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling COMPUTE_CLUSTER0 interrupts, see Interrupts. |
| R5FSS0/1 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling R5FSS0 and R5FSS1 interrupts, see Interrupts. |
| R5FSS0/1_INTRTR0 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling R5FSS0_INTRTR0 and R5FSS1_INTRTR0 interrupts, see Interrupts. |
| MCU_R5FSS0_CORE0/1 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling MCU_R5FSS0_CORE0 and MCU_R5FSS0_CORE1 interrupts, see Interrupts. |
| C66SS0/1_INTRTR0 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling C66SS0_INTRTR0 and C66SS1_INTRTR0 interrupts, see Interrupts. |
| PRU-ICSSG0/1 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling PRU-ICSSG0 and PRU-ICSSG1 interrupts, see Interrupts. |
| MAIN2MCU_LVL_INTRTR0 | Device INTCs must be configured to enable the interrupt request generation. For information about enabling MAIN2MCU_LVL_INTRTR0 interrupts, see Interrupts. |
| MCU_PDMA_MISC0 and MCU_PDMA_MISC1; PDMA1_MISC0, PDMA1_MISC1, PDMA1_MISC2, and PDMA1_MISC3 | Device INTCs must be configured to enable the interrupt request generation. |
| WKUP_PLLCTRL0 and MCU_PLL2; PLLCTRL0 and MAIN_PLL0_HSDIV5 | PLL controller's configuration must be done to enable the module clocks. For more information, see Clocking. |