SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Data distribution to the available lanes is controlled via the lane manager FSM.
The state descriptions can be found in Table 12-1542.
| State (line_fsm_st_r) | Description |
|---|---|
| LINE_FSM_IDLE | Wait for new transmission to be ready. When start_hs_transmission_c is high then go to the transmission state per enabled lanes (lanes_enable_r) |
| LINE_FSM_BURST_1L | Transmit burst data over lane 0 until end of the burst. When end then go to the BURST_END state. |
| LINE_FSM_BURST_2L | Transmit burst data over lanes 0 and 1 until end of the burst. When end then go to the BURST_END state. |
| LINE_FSM_BURST_4L | Transmit burst data over all lanes until end of the burst. When end then go to the BURST_END state. |
| BURST_END | Wait for being ready for new burst transmission. In this state counter counts until WAIT_BURST_TIME value in the register is reached. |