SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The HyperBus module is a part of the device Flash Subsystem (FSS). For more information about FSS, see Section 12.3.1, Flash Subsystem (FSS).
The HyperBus module is a low pin count memory interface that provides high read/write performance. The HyperBus module connects to HyperBus memory (HyperFlash or HyperRAM) and uses simple HyperBus protocol for read and write transactions.
There is one HyperBus™ module inside the device. The HyperBus module includes one HyperBus Memory Controller (HBMC).
Table 12-304 shows HyperBus allocation across device domains.
| Instance | Domain | ||
|---|---|---|---|
| WKUP | MCU | MAIN | |
| MCU_FSS0_HPB0 | - | ✓ | - |
Figure 12-227 shows the HyperBus module overview.
Figure 12-227 HyperBus Module Overview