SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 12-218 and Figure 12-219 show typical MCU_FSS0 applications (two simultaneous FSS interfaces).
Figure 12-218 MCU_FSS0 Typical Application - HyperBus Interface and OSPI1
Figure 12-219 MCU_FSS0 Typical Application - OSPI0 and OSPI1Table 12-285 describes the MCU_FSS0 I/O signals.
| FSS Interface | I/O Signals | ||||
|---|---|---|---|---|---|
| OSPIs (OSPI0 and OSPI1) | For more information about OSPIs I/O signals, see OSPI I/O Signals. | ||||
| HyperBus interface | For more information about HyperBus interface I/O signals, see Table 12-305. |
For more information on the OSPI environment, see OSPI Environment.
For more information on the HyperBus environment, see HyperBus Environment.
For more information about device level signals (pull-up/down resistors, buffer type, multiplexing and others), see tables Pin Attributes and Pin Multiplexing in the device-specific Datasheet.