SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 9-9 shows the C66SS0_INTRTR0 integration.
Figure 9-9 C66SS0_INTRTR0 IntegrationTable 9-27 through Table 9-29 summarize the C66SS0_INTRTR0 integration.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| C66SS0_INTRTR0 | PSC0 | PD0 | LPSC0 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| C66SS0_INTRTR0 | C66SS0_INTRTR0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | Module functional and interface clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| C66SS0_INTRTR0 | C66SS0_INTRTR0_RST | MOD_G_RST | LPSC0 | Module hardware reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| C66SS0_INTRTR0 | C66_0_INTROUTER0_OUTL_[96:0] | See Section 9.4 | C66SS0 | Module interrupt outputs [47:0] | Pulse |
Table 9-26 lists only the C66SS0_INTRTR0 interrupt outputs. The mapping of interrupt sources to C66SS0_INTRTR0 interrupt inputs is presented in Section 9.4.3.8.