SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 3-4 through Table 3-6 summarize the integration of MCU_CBASS0 in device MCU domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | ||
| MCU_CBASS0 | WKUP_PSC0 | PD0 | LPSC0 | |
| MCU_CBASS_FW0 | WKUP_PSC0 | PD0 | LPSC0 | |
| Clocks | |||
| Module Instance | Source Clock Signal | Source | Description |
| MCU_CBASS0 | MCU_SYSCLK0/3 | WKUP_PLLCTRL0 | MCU_CBASS0 clocks |
| MCU_SYSCLK0/6 | WKUP_PLLCTRL0 | ||
| MCU_SYSCLK0/12 | WKUP_PLLCTRL0 | ||
| MCU_CBASS_FW0 | MCU_SYSCLK0/3 or MCU_SYSCLK0/6 | WKUP_PLLCTRL0 | Clocks for all MCU_CBASS0 firewalls |
| Resets | |||
| Module Instance | Source Reset Signal | Source | Description |
| MCU_CBASS0 | MOD_G_RST | LPSC0 | MCU_CBASS0 reset |
| MCU_CBASS_FW0 | MOD_G_RST | LPSC0 | Reset for all MCU_CBASS0 firewalls |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| MCU_CBASS0 | MCU_COMMON_ERR_INTR | GIC500_SPI_IN_920 | GIC500 | MCU CBASS null endpoint error interrupt | Level |
| WKUP_DMSC0_INTR_IN_37 | WKUP_DMSC0 | ||||
| R5FSS0_INTRTR0_IN_152 | R5FSS0_INTRTR0 | ||||
| R5FSS1_INTRTR0_IN_152 | R5FSS1_INTRTR0 | ||||
| MCU_R5FSS0_CORE0_INTR_IN_150 | MCU_R5FSS0_CORE0 | ||||
| MCU_R5FSS0_CORE1_INTR_IN_150 | MCU_R5FSS0_CORE1 | ||||
| MCU_FW_COMMON_ERR_INTR | GIC500_SPI_IN_953 | GIC500 | MCU FW CBASS null endpoint error interrupt | Level | |
| WKUP_DMSC0_INTR_IN_3 | WKUP_DMSC0 | ||||
| R5FSS0_INTRTR0_IN_154 | R5FSS0_INTRTR0 | ||||
| R5FSS1_INTRTR0_IN_154 | R5FSS1_INTRTR0 | ||||
| MCU_R5FSS0_CORE0_INTR_IN_156 | MCU_R5FSS0_CORE0 | ||||
| MCU_R5FSS0_CORE1_INTR_IN_156 | MCU_R5FSS0_CORE1 | ||||
| DMA Events | |||||
| Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
| MCU_CBASS0 | - | - | - | - | - |
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.