SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes the UFS external connections (environment).
Figure 12-348 shows the UFS I/O interface signals.
Figure 12-348 UFS I/O Interface SignalsTable 12-396 describes the UFS I/O signals.
| Module Pin | Device Level Signal | I/O(2) | Description | Module Pin Reset Value |
|---|---|---|---|---|
| UFS0 | ||||
| RX_DP0 | UFS0_RX_DP0 | I | UFS Lane0 RX Data Positive | 0x0 |
| RX_DN0 | UFS0_RX_DN0 | I | UFS Lane0 RX Data Negative | 0x0 |
| TX_DP0 | UFS0_TX_DP0 | O | UFS Lane0 TX Data Positive | 0x0 |
| TX_DN0 | UFS0_TX_DN0 | O | UFS Lane0 TX Data Negative | 0x0 |
| RX_DP1 | UFS0_RX_DP1 | I | UFS Lane1 RX Data Positive | 0x0 |
| RX_DN1 | UFS0_RX_DN1 | I | UFS Lane1 RX Data Negative | 0x0 |
| TX_DP1 | UFS0_TX_DP1 | O | UFS Lane1 TX Data Positive | 0x0 |
| TX_DN1 | UFS0_TX_DN1 | O | UFS Lane1 TX Data Negative | 0x0 |
| REF_CLK | UFS0_REF_CLK | O | UFS Reference Clock Signal to Slave | 0x0 |
| RSTn | UFS0_RSTn(1) | O | UFS Reset Signal to Slave | 0x0 |
For more information about device level signals (pull-up/down resistors, buffer type, multiplexing and others), see tables Pin Attributes and Pin Multiplexing in the device-specific Datasheet.