SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes the DMPAC integration in the device MAIN domain, including information about clocks, resets, and hardware requests.
There is one DMPAC integrated in the device MAIN domain - DMPAC0. Figure 6-153 shows the integration of DMPAC0.
Figure 6-153 DMPAC
IntegrationTable 12-408 through Table 6-157 summarize the integration of DMPAC0 in the device MAIN domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| DMPAC0 (TOP Level and DOF) | PSC0 | PD28 | LPSC103 | CBASS0 NAVSS0_CBASS NAVSS0_PSI_L SEC_CBASS0 |
| DMPAC0 (SDE) | LPSC104 | |||
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| DMPAC0 | DMPAC0_MAIN_CLK | MAIN_PLL25_HSDIV0_CLKOUT | PLL25_HSDIV | DMPAC0 main functional clock. |
| DMPAC0_SDE_CLK | DMAPC0 SDE functional clock. | |||
| DMPAC0_DOF_CLK | DMPAC0 DOF functional clock. | |||
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| DMPAC0 | DMPAC0_MAIN_DOF_RST | MOD_G_RST | LPSC103 | DMPAC0 main and DOF reset |
| DMPAC0_SDE_RST | MOD_G_RST | LPSC104 | DMPAC0 SDE reset | |
The DMPAC and VPAC clocks are derived from the same PLL and as a result, the following maximum clock frequency restrictions apply:
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| DMPAC0 | DMPAC0_INTD_0_SYSTEM_INTR_LEVEL_[0:1] | GIC_SPI_IN_[206:207] | COMPUTE_CLUSTER0 | DMPAC0 interrupts | Level |
| C66SS0_INTRTR0_IN_[110 :111] | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_[110 :111] | C66SS0_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_[268:269] | MAIN2MCU_LVL_INTRTR0 | Level | |||
| R5FSS0_CORE0_INTR_IN_[32:33] | R5FSS0_CORE0 | Level | |||
| R5FSS0_CORE1_INTR_IN_[32:33] | R5FSS0_CORE1 | Level | |||
| R5FSS1_CORE0_INTR_IN_[32:33] | R5FSS1_CORE0 | Level | |||
| R5FSS1_CORE1_INTR_IN_[32:33] | R5FSS1_CORE1 | Level | |||
| DMPAC0_ECC_CORRECTED_ERR_LEVEL_0 | ESM_LVL_IN_218 | ESM0 | DMPAC0 ECC Aggregator interrupt for correctable error (SEC) | Level | |
| DMPAC0_ECC_UNCORRECTED_ERR_LEVEL_0 | ESM_LVL_IN_219 | DMPAC0 ECC Aggregator interrupt for non-correctable error (DED, parity, redundancy, timeout) | Level | ||
| DMPAC0_CFG_EXP_INTR | SEC_IN_40 | WKUP_DMSC0 | DMPAC0 firewall exception pending interrupt for the internal configuration interconnect | N/A | |
| DMPAC0_SL2_EXP_INTR | SEC_IN_41 | DMPAC0 firewall exception pending interrupt for the SL2 interconnect | N/A | ||