SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There are several DPHY_RX modules integrated in the device MAIN domain. Figure 12-1157 shows the integration of DPHY_RX modules.
Table 12-1531 through Table 12-1532 summarize the integration of DPHY_RX in the device MAIN domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| DPHY_RX0 | PSC0 | PD2 | LPSC58 | CBASS0 |
| DPHY_RX1 | PSC0 | PD2 | LPSC59 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| DPHY_RX0 | DPHY_RX_MAIN_CLK | MAIN_SYSCLK0 / 4 | PLLCTRL0 | Main functional clock. |
| CSI_RX_BYTE_CLK | RXBYTECLKHS | DPHY_RX0 | The byte clock is the clock supplied by the DPHY_RX. | |
| DPHY_RX1 | DPHY_RX_MAIN_CLK | MAIN_SYSCLK0 / 4 | PLLCTRL0 | Main functional clock. |
| CSI_RX_BYTE_CLK | RXBYTECLKHS | DPHY_RX1 | The byte clock is the clock supplied by the DPHY_RX. | |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| DPHY_RX0 | DPHY_RX_RST | MOD_G_RST | LPSC58 | Asynchronous module global reset. |
| DPHY_RX1 | DPHY_RX_RST | MOD_G_RST | LPSC59 | Asynchronous module global reset. |