SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 4-7 through Figure 12-533 show examples with timing diagrams of synchronization signals and pixel clocks for active matrix panels. The DISPC video ports directly drive these signals, which are related to the programmable fields listed in Table 12-530. For more information, see also Section 12.6.4.11.8, DISPC VP Timing Generator and Display Panel Settings.
| Name | Register | Description |
|---|---|---|
| PPL | DSS0_VP_SIZE_SCREEN[13-0] PPL value + 1 | Pixels per line |
| LPP | DSS0_VP_SIZE_SCREEN[29-16] LPP value + 1 | Lines per panel |
| HBP | DSS0_VP_TIMING_H[31-20] HBP value + 1 | Horizontal back porch |
| HFP | DSS0_VP_TIMING_H[19-8] HFP value + 1 | Horizontal front porch |
| HSW | DSS0_VP_TIMING_H[7-0] HSW value + 1 | Horizontal synchronization pulse width |
| VBP | DSS0_VP_TIMING_V[31-20] VBP value | Vertical back porch |
| VFP | DSS0_VP_TIMING_V[19-8] VFP value | Vertical front porch |
| VSW | DSS0_VP_TIMING_V[7-0] VSW value + 1 | Vertical synchronization pulse width |
| ALIGN | DSS0_VP_POL_FREQ[18] ALIGN | Alignment between HSYNC and VSYNC assertion |
| ONOFF | DSS0_VP_POL_FREQ[17] ONOFF | HSYNC and VSYNC pixel clock control |
| RF | DSS0_VP_POL_FREQ[16] RF | HSYNC and VSYNC pixel clock edge control |
| IEO | DSS0_VP_POL_FREQ[15] IEO | Invert output enable |
| IPC | DSS0_VP_POL_FREQ[14] IPC | Invert PCLK |
| IHS | DSS0_VP_POL_FREQ[13] IHS | Invert HSYNC |
| IVS | DSS0_VP_POL_FREQ[12] IVS | Invert VSYNC |
The HSYNC and VSYNC signals are driven on the opposite edge of PCLK from the pixel data.
The DE signal is active high.
The pixel data are driven on the rising edge of PCLK.
The HSYNC signal is active high.
The VSYNC signal is active high.
The VSYNC and HSYNC assertion is not aligned.
Figure 12-530 DISPC Display Timing Diagram of Configuration 1 (Start of Frame)
Figure 12-531 DISPC Display Timing Diagram of Configuration 1 (Between Lines)
Figure 12-532 DISPC Display Timing Diagram of Configuration 1 (Between Frames)
Figure 12-533 DISPC Display Timing Diagram of Configuration 1 (End of Frame)The HSYNC and VSYNC signals are driven on the rising edge of PCLK.
The DE signal is active low.
The pixel data is driven on the falling edge of PCLK.
The HSYNC signal is active low.
The VSYNC signal is active low.
The VSYNC and HSYNC assertion is not aligned.
Figure 12-534 DISPC Display Timing Diagram of Configuration 2 (Start of Frame)
Figure 12-535 DISPC Display Timing Diagram of Configuration 2 (Between Lines)
Figure 12-536 DISPC Display Timing Diagram of Configuration 2 (Between Frames)
Figure 12-537 DISPC Display Timing Diagram of Configuration 2 (End of Frame)The HSYNC and VSYNC signals are driven on the rising edge of PCLK.
The DE signal is active high.
The pixel data are driven on the rising edge of PCLK.
The HSYNC signal is active high.
The VSYNC signal is active high.
The VSYNC and HSYNC assertion is not aligned.
Figure 12-538 DISPC Display Timing Diagram of Configuration 3 (Start of Frame)
Figure 12-539 DISPC Display Timing Diagram of Configuration 3 (Between Lines)
Figure 12-540 DISPC Display Timing Diagram of Configuration 3 (Between Frames)
Figure 12-541 DISPC Display Timing Diagram of Configuration 3 (End of Frame)