SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes the CLEC integration in the device, including information about clocks, resets, and hardware requests.
Figure 9-4 shows the CLEC integration.
Figure 9-4 CLEC
IntegrationTable 9-7 through Table 9-9 summarize the CLEC integration.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| CLEC | PSC0 | PD0 | LPSC0 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| CLEC | CLEC_FICLK | MAIN_PLL7_HSDIV0_CLKOUT | MAIN_PLL7 | Module functional and interface clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| CLEC | CLEC_RST | MOD_G_RST | LPSC0 | Module hardware reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| CLEC | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_[31:0] | GIC500_SPI_IN_[543:512] | Compute Cluster | CLEC SoC event outputs | Level |
| COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_[63:32] | GIC500_SPI_IN_[767:736] | Compute Cluster | |||
| COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_[9:8] | MCU_R5FSS0_CORE0_INTR_IN_[289:288] MCU_R5FSS0_CORE1_INTR_IN_[289:288] |
MCU_R5FSS0_CORE0 MCU_R5FSS0_CORE1 |
|||
| COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_[13:12] | MCU_R5FSS0_CORE0_INTR_IN_[294:293] MCU_R5FSS0_CORE1_INTR_IN_[294:293] |
MCU_R5FSS0_CORE0 MCU_R5FSS0_CORE1 |
|||
| COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_[15:0] | R5FSS0_INTRTR0_IN_[98:83] R5FSS1_INTRTR0_IN_[98:83] |
R5FSS0_INTRTR0 R5FSS1_INTRTR0 |
|||
| COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_[31:16] | C66SS0_INTRTR0_IN_[267:252] C66SS1_INTRTR0_IN_[267:252] |
C66SS0_INTRTR0 C66SS1_INTRTR0 |
|||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_0 | ESM0_LVL_IN_48 | ESM0 | CLEC ESM event outputs | Level | |
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_1 | ESM0_LVL_IN_49 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_2 | ESM0_LVL_IN_50 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_3 | ESM0_LVL_IN_51 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_4 | ESM0_LVL_IN_52 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_5 | ESM0_LVL_IN_53 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_6 | ESM0_LVL_IN_54 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_7 | ESM0_LVL_IN_55 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_8 | ESM0_LVL_IN_56 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_9 | ESM0_LVL_IN_57 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_10 | ESM0_LVL_IN_58 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_11 | ESM0_LVL_IN_59 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_12 | ESM0_LVL_IN_60 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_13 | ESM0_LVL_IN_61 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_14 | ESM0_LVL_IN_62 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_15 | ESM0_LVL_IN_63 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_16 | ESM0_LVL_IN_64 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_17 | ESM0_LVL_IN_65 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_18 | ESM0_LVL_IN_66 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_19 | ESM0_LVL_IN_67 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_20 | ESM0_LVL_IN_68 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_39 | ESM0_LVL_IN_69 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_40 | ESM0_LVL_IN_70 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_41 | ESM0_LVL_IN_71 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_46 | ESM0_LVL_IN_72 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_47 | ESM0_LVL_IN_73 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_48 | ESM0_LVL_IN_74 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_62 | ESM0_LVL_IN_75 | ||||
| COMPUTE_CLUSTER0_CLEC_ESM_EVENTS_OUT_LEVEL_63 | ESM0_LVL_IN_76 | ||||
The COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_[128:64] outputs are not used in this device.
Table 9-9 lists only the CLEC interrupt outputs. The mapping of interrupt sources to CLEC interrupt inputs is presented in Section 9.2.2.3.6.2.