SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
SerDes'es goal is to convert device (SoC) parallel data into serialized data that can be output over a high-speed electrical interface. In the opposite direction, SerDes converts high-speed serial data into parallel data that can be processed by the device. To this end, the SerDes contains a variety of functional blocks to handle both the external analog interface as well as the internal digital logic.
Most important building blocks of SerDes are:
The device contains one quad-lane SerDes: SERDES4.
For two-lane SerDeses (SERDES[0-3]), please refer to Section 12.2.5, 2-L Serializer/Deserializer (SerDes).
| Module Instance | Domain | ||
| WKUP | MCU | MAIN | |
| SERDES0 (2-L) | - | - | ✓ |
| SERDES1 (2-L) | - | - | ✓ |
| SERDES2 (2-L) | - | - | ✓ |
| SERDES3 (2-L) | - | - | ✓ |
| SERDES4 | - | - | ✓ |
Figure 12-213 shows 4-Lane SerDes highlights.
Figure 12-213 SERDES4 Overview