SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
| Configuration Register / Pin | Configuration Requirement |
|---|---|
| PHY Register: DPHY_RX_VBUS2APB_PCS_TX_DIG_TBIT0 | Set the lane band control value. Set the register fields, as specified in the register description for the required data rate. |
| PMA Register (clock lanes): DPHY_RX_VBUS2APB_CLK0_RX_DIG_TBIT2[18:15]
RXDA_FREQ_BAND_SEL1 PMA Register (clock lanes): DPHY_RX_VBUS2APB_CLK0_RX_DIG_TBIT2[13:10] RXDA_FREQ_BAND_SEL2 | Set the analog frequency band selects, as specified in the register description for the required data rate. |
| PMA Register (data lanes): DPHY_RX_VBUS2APB_DL0_RX_DIG_TBIT0 - DPHY_RX_VBUS2APB_DL3_RX_DIG_TBIT0[21] TM_1P5TO2P5G_MODE_EN | Set the analog data rate select, as specified in the register description for the required data rate. |
| PMA Register (data lanes): DPHY_RX_VBUS2APB_DL0_RX_DIG_TBIT0 - DPHY_RX_VBUS2APB_DL3_RX_DIG_TBIT0[16] TM_SETTLE_COUNT_SEL and [15-9] TM_SETTLE_COUNT | Set the HS-settle counter, as specified in the register description for the required data rate. |
| PMA Register (data lanes): DPHY_RX_VBUS2APB_DL0_RX_DIG_TBIT3 - DPHY_RX_VBUS2APB_DL3_RX_DIG_TBIT3 | Set the iteration and initialization wait timer values to create a delay of 500 nSec as a function of the PSM clock rate. |
| PMA Register (data lanes): DPHY_RX_VBUS2APB_DL0_RX_DIG_TBIT5 - DPHY_RX_VBUS2APB_DL3_RX_DIG_TBIT5 | Set the iteration and initialization wait timer values to create a delay of 500 nSec as a function of the PSM clock rate. |
| PMA Register (data lanes): DPHY_RX_VBUS2APB_DL0_RX_DIG_TBIT7 - DPHY_RX_VBUS2APB_DL3_RX_DIG_TBIT7 | Set the iteration and initialization wait timer values to create a delay of 500 nSec as a function of the PSM clock rate. |
| PMA Register (data lanes): DPHY_RX_VBUS2APB_DL0_RX_DIG_TBIT9 - DPHY_RX_VBUS2APB_DL3_RX_DIG_TBIT9 | Set the iteration and initialization wait timer values to create a delay of 500 nSec as a function of the PSM clock rate. |
| PMA Register (data lanes): DPHY_RX_VBUS2APB_DL0_RX_DIG_TBIT12 - DPHY_RX_VBUS2APB_DL3_RX_DIG_TBIT12 | Set the iteration and initialization wait timer values to create a delay of 500 nSec as a function of the PSM clock rate. |