SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 1-1 shows the DRA829/TDA4VM SoCs top-level block diagram with domains partitions.
Figure 1-1 Device Top-level Block DiagramTable 1-1 shows device IPs allocation within device domains.
| Module Full Name | Module Abbreviation | Domain | ||
|---|---|---|---|---|
| WKUP | MCU | MAIN | ||
| Dual-core Arm Cortex-A72 MPU | A72SS | - | - | 1 |
| Dual-core Arm Cortex-R5F Subsystem | R5FSS | - | 1 | 2 |
| C66x Digital Signal Processor Subsystem | C66SS | - | - | 2 |
| C71x Digital Signal Processor Subsystem with Matrix Multiplication Accelerator | C71SS | - | - | 1 |
| Arm Cortex-M3 based Device Management Security Controller | DMSC | 1 | - | - |
| Graphics Processing Unit (GE8430) | GPU | - | - | 1 |
| Multi-Standard HD Video Decoder (D5520MP2) | DECODER | - | - | 1 |
| Multi-Standard HD Video Encoder (VXE384MP2) | ENCODER | - | - | 1 |
| Vision Pre-processing Accelerator | VPAC | - | - | 1 |
| Depth and Motion Perception Accelerator | DMPAC | - | - | 1 |
| Mailbox | MAILBOX | - | - | 1 |
| Spinlock | SPINLOCK | - | - | 1 |
| Multicore Shared Memory Controller | MSMC | - | - | 1 |
| DDR Subsystem | DDRSS | - | - | 1 |
| Virtualization Subsystem | VIRTSS | - | - | 1 |
| Peripheral Virtualization Unit | PVU | - | - | 3 |
| Page Based Address Translation Unit | PAT | - | - | 5 |
| Region-based Address Translation | RAT | 1 | 2 | 13 |
| Navigator Subsystem | NAVSS | - | 1 | 1 |
| Unified DMA Controller | UDMA | - | 1 | 1 |
| Ring Accelerator | RINGACC | - | 1 | 1 |
| Proxy | PROXY | - | 1 | 1 |
| Secure Proxy | SEC_PROXY | - | 1 | 1 |
| Interrupt Aggregator | INTR_AGGR | - | 1 | 3 |
| Peripheral Direct Memory Access | PDMA | - | 4 | 13 |
| Data Routing Unit | DRU | - | - | 1 |
| Common Platform Time Sync Module | CPTS | - | 1 | 5 |
| Timer Manager | TIMER_MGR | - | - | 2 |
| Analog-to-Digital Converter | ADC | - | 2 | - |
| General-Purpose Input/Output | GPIO | 2 | - | 8 |
| Inter-Integrated Circuit | I2C | 1 | 2 | 7 |
| Improved Inter-Integrated Circuit | I3C | - | 2 | 1 |
| Multichannel Serial Peripheral Interface | MCSPI | - | 3 | 8 |
| Universal Asynchronous Receiver/Transmitter | UART | 1 | 1 | 10 |
| Gigabit Ethernet Switch | CPSW | - | 1 | 1 |
| Peripheral Component Interconnect Express | PCIe | - | - | 4 |
| Universal Serial Bus Subsystem | USBSS | - | - | 2 |
| Serializer/Deserializer | SERDES | - | - | 5 |
| Flash Memory Subsystem | FSS | - | 1 | - |
| Octal Serial Peripheral Interface | OSPI | - | 2 | - |
| HyperBus Interface | HPB | - | 1 | - |
| General-Purpose Memory Controller | GPMC | - | - | 1 |
| Error Location Module | ELM | - | - | 1 |
| Multimedia Card/Secure Digital Interface | MMCSD | - | - | 3 |
| Universal Flash Storage | UFS | - | - | 1 |
| Enhanced Capture Module | ECAP | - | - | 3 |
| Enhanced Pulse Width Modulation Module | EPWM | - | - | 6 |
| Enhanced Quadrature Encoder Pulse Module | EQEP | - | - | 3 |
| Controller Area Network Interface | MCAN | - | 2 | 14 |
| Audio Tracking Logic | ATL | - | - | 1 |
| Multichannel Audio Serial Port | MCASP | - | - | 12 |
| Display Subsystem | DSS | - | - | 1 |
| MIPI Display Serial Interface | DSI | - | - | 1 |
| Embedded DisplayPort Transmitter | eDP | - | - | 1 |
| Camera Streaming Receiver Interface | CSI_RX_IF | - | - | 2 |
| Camera Streaming Transmitter Interface | CSI_TX_IF | - | - | 1 |
| Shared D-PHY Transmitter | DPHY_TX | - | - | 1 |
| Video Processing Front End | VPFE | - | - | 1 |
| Global Timer Counter | GTC | - | - | 1 |
| Real Time Interrupt Windowed Watchdog Module | RTI | - | 2 | 10 |
| Timers | TIMER | - | 10 | 20 |
| Dual Clock Comparator | DCC | - | 3 | 13 |
| Error Signaling Module | ESM | 1 | 1 | 1 |
| Memory Cyclic Redundancy Check | MCRC | - | 1 | 1 |
The supported set of features and peripherals is device part number dependent. For more information, see the device-specific Datasheet.