SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The timing generator in the CCDC either enables the use of external sync signals (HD/VD) or internal generated timing signals. The CPU controls width, polarity, position and direction of internal generated signals. Figure 12-1185 shows various CCDC register settings related to the timing. The shaded area is the physical imager size and the gray area is the valid data area. The image data in this area is processed and stored to external DDR. The vertical start position for even and odd fields are configured independently.
Figure 12-1185 CCD Controller Frame Settings and Format