SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The clock stop interface allows the PDMA to be gracefully commanded to shut down its operations and enter into an IDLE state so that the main clock can be stopped. When the 'clock stop request' input is asserted, the PDMA will stop processing TRs for each channel at the next TR boundary. Once all of the channels have gracefully reached the end of their current TRs, the PDMA will assert the 'clock stop aknowledge' output. Once the PDMA has entered the IDLE state, it will remain there until the 'clock stop request' is de-asserted.