SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Each PLL in MAIN domain has a dedicated register CTRLMMR_WKUP_MAIN_PLLn_CLKSEL in WKUP_CTRL_MMR0 to choose its reference clock.
MAIN_PLLn_REF_CLK (n = 0 to 8, 12 to 19, 23 to 25) clock source is selected by means of CTRLMMR_WKUP_MAIN_PLLn_CLKSEL[0] CLK_SEL bit; for more information about control registers, see Control Module (CTRL_MMR). The encoding of CLK_SEL is shown in Table 5-106.
| CTRLMMR_WKUP_MAIN_PLLn_CLKSEL(1)[0] CLK_SEL | MAIN_PLLn_ REF_CLK Selection (1) |
|---|---|
| 0 (default) | WKUP_HFOSC0_CLK |
| 1 | HFOSC1_CLK |
PLL4 (AUDIO0 PLL) and PLL15 (AUDIO1 PLL) input reference clocks have additional selection via mux configured in the CTRLMMR_WKUP_MAIN_PLL4_CLKSEL[4] XREF_SEL and the CTRLMMR_WKUP_MAIN_PLL15_CLKSEL[4] XREF_SEL, respectively, in WKUP_CTRL_MMR0 (see Table 5-107 and Table 5-108); for more information about control registers, see Control Module (CTRL_MMR).
| CTRLMMR_WKUP_MAIN_PLL4_CLKSEL[4] XREF_SEL | PLL4 (AUDIO0 PLL) Ref Selection |
|---|---|
| 0 (default) | MAIN_PLL4_REF_CLK already selected via MAIN_PLL4_REF_CLK[0] CLK_SEL |
| 1 | EXT_REFCLK1 (external clock input on device pins) |
| CTRLMMR_WKUP_MAIN_PLL15_CLKSEL[4] XREF_SEL | PLL15 (AUDIO1 PLL) Ref Selection |
|---|---|
| 0 (default) | MAIN_PLL15_REF_CLK already selected via MAIN_PLL15_REF_CLK[0] CLK_SEL |
| 1 | EXT_REFCLK1 (external clock input on device pins) |