SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There is one VPFE module integrated in the device MAIN domain - VPFE0. Figure 5-16 shows its integration in the device.
Figure 12-1179 VPFE IntegrationTable 12-1555 through Table 12-1557 summarize the integration of VPFE0 in device MAIN domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| VPFE0 | PSC0 | PD0 | LPSC9 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| VPFE0 | VPFE0_CLK | MAIN_PLL0_HSDIV8_CLKOUT | PLL0_HSDIV8 | VPFE0 clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| VPFE0 | VPFE0_RST | MOD_G_RST | LPSC9 | VPFE0 reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| VPFE0 | VPFE0_CCDC_INTR_PEND | GIC500_SPI_IN_210 | COMPUTE_CLUSTER0 | VPFE interrupt to COMPUTE_CLUSTER0 | Level |
| MAIN2MCU_LVL_INTRTR0_IN_276 | MAIN2MCU_LVL_INTRTR0 | VPFE interrupt to MAIN2MCU_LVL_INTRTR0 router | |||
| R5FSS0_INTRTR0_IN_275 | R5FSS0_INTRTR0 | VPFE interrupt to R5FSS0_INTRTR0 | |||
| R5FSS1_INTRTR0_IN_275 | R5FSS1_INTRTR0 | VPFE interrupt to R5FSS1_INTRTR0 | |||
| VPFE0_RAT_EXP_INTR_0 | GIC500_SPI_IN_211 | COMPUTE_CLUSTER0 | VPFE RAT exception interrupt to COMPUTE_CLUSTER0 | Level | |
| MAIN2MCU_LVL_INTRTR0_IN_277 | MAIN2MCU_LVL_INTRTR0 | VPFE RAT exception interrupt to MAIN2MCU_LVL_INTRTR0 router | |||
| R5FSS0_INTRTR0_IN_276 | R5FSS0_INTRTR0 | VPFE RAT exception interrupt to R5FSS0_INTRTR0 | |||
| R5FSS1_INTRTR0_IN_276 | R5FSS1_INTRTR0 | VPFE RAT exception interrupt to R5FSS1_INTRTR0 | |||
VPFE interrupts are further described in Section 12.9.4.3, VPFE Interrupts.
For more information on the interconnects, see Chapter 3, System Interconnect.
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.