SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes PCIe subsystems integration in the device MAIN domain, including information about clocks, resets, and hardware requests.
There are four PCIe subsystems integrated in the device MAIN domain - PCIE0, PCIE1, PCIE2 and PCIE3. Figure 12-192 shows the integration of PCIE0 and PCIE1.

Table 12-408 through Table 12-241 summarize the integration of PCIE0, PCIE1, PCIE2, and PCIE3 in device MAIN domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| PCIE0 | PSC0 | PD0 | LPSC28 | CBASS0 |
| PCIE1 | PSC0 | PD0 | LPSC29 | CBASS0 |
| PCIE2 | PSC0 | PD0 | LPSC30 | CBASS0 |
| PCIE3 | PSC0 | PD0 | LPSC31 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| PCIE0 | PCIE0_FICLK | SYSCLK0 / 2 | PLLCTRL0 | PCIE0 functional and interface clock |
| PCIE0_PM_CLK | CLK_12M_RC | RCOSC | PCIE0 clock from RC oscillator | |
| PCIE0_CPTS_RCLK | MAIN_PLL3_HSDIV1_CLKOUT | PLL3_HSDIV | PCIE0 CPTS reference clock (RCLK). The CPTS RCLK clock frequency should be greater than or equal to the PCIE FICLK clock frequency. Otherwise, the software will have to add some wait cycles before a correct event is generated by the CPTS module. The selection of the source signal (see Figure 12-192, PCIe Subsystem Integration) can be done via the CTRLMMR_PCIE0_CLKSEL[3-0] CPTS_CLKSEL register field in the device Control Module. | |
| MAIN_PLL0_HSDIV6_CLKOUT | PLL0_HSDIV | |||
| MCU_CPTS_RFT_CLK | I/O pin | |||
| CPTS_RFT_CLK | I/O pin | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| SERDES0_IP2_LN0_TXMCLK | SERDES0 | |||
| SERDES0_IP2_LN1_TXMCLK | SERDES0 | |||
| SERDES1_IP2_LN0_TXMCLK | SERDES1 | |||
| SERDES1_IP2_LN1_TXMCLK | SERDES1 | |||
| SERDES2_IP2_LN0_TXMCLK | SERDES2 | |||
| SERDES2_IP2_LN1_TXMCLK | SERDES2 | |||
| SERDES3_IP2_LN0_TXMCLK | SERDES3 | |||
| SERDES3_IP2_LN1_TXMCLK | SERDES3 | |||
| MCU_PLL2_HSDIV1_CLKOUT | MCU_PLL2_HSDIV1 | |||
| SYSCLK0 | PLLCTRL0 | |||
| PCIE0_LANE0_REFCLK | SERDES0_IP2_LN0_REFCLK | SERDES0 | PCIE0 PIPE lane 0 reference clock from SERDES0 | |
| PCIE0_LANE0_TXFCLK | SERDES0_IP2_LN0_TXFCLK | PCIE0 PIPE lane 0 TX full rate clock from SERDES0 | ||
| PCIE0_LANE0_TXMCLK | SERDES0_IP2_LN0_TXMCLK | PCIE0 core clock from SERDES0 via lane 0 | ||
| PCIE0_LANE0_RXFCLK | SERDES0_IP2_LN0_RXFCLK | PCIE0 PIPE lane 0 RX full rate clock from SERDES0 | ||
| PCIE0_LANE0_RXCLK | SERDES0_IP2_LN0_RXCLK | PCIE0 PIPE lane 0 RX clock from SERDES0 | ||
| PCIE0_LANE1_REFCLK | SERDES0_IP2_LN1_REFCLK | SERDES0 | PCIE0 PIPE lane 1 reference clock from SERDES0 | |
| PCIE0_LANE1_TXFCLK | SERDES0_IP2_LN1_TXFCLK | PCIE0 PIPE lane 1 TX full rate clock from SERDES0 | ||
| PCIE0_LANE1_TXMCLK | SERDES0_IP2_LN1_TXMCLK | PCIE0 core clock from SERDES0 via lane 1 | ||
| PCIE0_LANE1_RXFCLK | SERDES0_IP2_LN1_RXFCLK | PCIE0 PIPE lane 1 RX full rate clock from SERDES0 | ||
| PCIE0_LANE1_RXCLK | SERDES0_IP2_LN1_RXCLK | PCIE0 PIPE lane 1 RX clock from SERDES0 | ||
| SERDES0 | SERDES0_IP2_LN0_TXCLK | PCIE0_LANE0_TXCLK | PCIE0 | PCIE0 PIPE lane 0 transmit clock to SERDES0 |
| SERDES0_IP2_LN1_TXCLK | PCIE0_LANE1_TXCLK | PCIE0 PIPE lane 1 transmit clock to SERDES0 | ||
| PCIE1 | PCIE1_FICLK | SYSCLK0 / 2 | PLLCTRL0 | PCIE1 functional and interface clock |
| PCIE1_PM_CLK | CLK_12M_RC | RCOSC | PCIE1 clock from RC oscillator | |
| PCIE1_CPTS_RCLK | MAIN_PLL3_HSDIV1_CLKOUT | PLL3_HSDIV | PCIE1 CPTS reference clock (RCLK). The CPTS RCLK clock frequency should be greater than or equal to the PCIE FICLK clock frequency. Otherwise, the software will have to add some wait cycles before a correct event is generated by the CPTS module. The selection of the source signal (see Figure 12-192, PCIe Subsystem Integration) can be done via the CTRLMMR_PCIE1_CLKSEL[3-0] CPTS_CLKSEL register field in the device Control Module. | |
| MAIN_PLL0_HSDIV6_CLKOUT | PLL0_HSDIV | |||
| MCU_CPTS_RFT_CLK | I/O pin | |||
| CPTS_RFT_CLK | I/O pin | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| SERDES0_IP2_LN0_TXMCLK | SERDES0 | |||
| SERDES0_IP2_LN1_TXMCLK | SERDES0 | |||
| SERDES1_IP2_LN0_TXMCLK | SERDES1 | |||
| SERDES1_IP2_LN1_TXMCLK | SERDES1 | |||
| SERDES2_IP2_LN0_TXMCLK | SERDES2 | |||
| SERDES2_IP2_LN1_TXMCLK | SERDES2 | |||
| SERDES3_IP2_LN0_TXMCLK | SERDES3 | |||
| SERDES3_IP2_LN1_TXMCLK | SERDES3 | |||
| MCU_PLL2_HSDIV1_CLKOUT | MCU_PLL2_HSDIV1 | |||
| MAIN_SYSCLK0 | PLLCTRL0 | |||
| PCIE1_LANE0_REFCLK | SERDES1_IP2_LN0_REFCLK | SERDES1 | PCIE1 PIPE lane 0 reference clock from SERDES1 | |
| PCIE1_LANE0_TXFCLK | SERDES1_IP2_LN0_TXFCLK | PCIE1 PIPE lane 0 TX full rate clock from SERDES1 | ||
| PCIE1_LANE0_TXMCLK | SERDES1_IP2_LN0_TXMCLK | PCIE1 core clock from SERDES1 via lane 0 | ||
| PCIE1_LANE0_RXFCLK | SERDES1_IP2_LN0_RXFCLK | PCIE1 PIPE lane 0 RX full rate clock from SERDES1 | ||
| PCIE1_LANE0_RXCLK | SERDES1_IP2_LN0_RXCLK | PCIE1 PIPE lane 0 RX clock from SERDES1 | ||
| PCIE1_LANE1_REFCLK | SERDES1_IP2_LN1_REFCLK | SERDES1 | PCIE1 PIPE lane 1 reference clock from SERDES1 | |
| PCIE1_LANE1_TXFCLK | SERDES1_IP2_LN1_TXFCLK | PCIE1 PIPE lane 1 TX full rate clock from SERDES1 | ||
| PCIE1_LANE1_TXMCLK | SERDES1_IP2_LN1_TXMCLK | PCIE1 core clock from SERDES1 via lane 1 | ||
| PCIE1_LANE1_RXFCLK | SERDES1_IP2_LN1_RXFCLK | PCIE1 PIPE lane 1 RX full rate clock from SERDES1 | ||
| PCIE1_LANE1_RXCLK | SERDES1_IP2_LN1_RXCLK | PCIE1 PIPE lane 1 RX clock from SERDES1 | ||
| SERDES1 | SERDES1_IP2_LN0_TXCLK | PCIE1_LANE0_TXCLK | PCIE1 | PCIE1 PIPE lane 0 transmit clock to SERDES1 |
| SERDES1_IP2_LN1_TXCLK | PCIE1_LANE1_TXCLK | PCIE1 PIPE lane 1 transmit clock to SERDES1 | ||
| PCIE2 | PCIE2_FICLK | SYSCLK0 / 2 | PLLCTRL0 | PCIE2 functional and interface clock |
| PCIE2_PM_CLK | CLK_12M_RC | RCOSC | PCIE2 clock from RC oscillator | |
| PCIE2_CPTS_RCLK | MAIN_PLL3_HSDIV1_CLKOUT | PLL3_HSDIV | PCIE2 CPTS reference clock (RCLK). The CPTS RCLK clock frequency should be greater than or equal to the PCIE FICLK clock frequency. Otherwise, the software will have to add some wait cycles before a correct event is generated by the CPTS module. The selection of the source signal (see Figure 12-192, PCIe Subsystem Integration) can be done via the CTRLMMR_PCIE2_CLKSEL[3-0] CPTS_CLKSEL register field in the device Control Module. | |
| MAIN_PLL0_HSDIV6_CLKOUT | PLL0_HSDIV | |||
| MCU_CPTS_RFT_CLK | I/O pin | |||
| CPTS_RFT_CLK | I/O pin | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| SERDES0_IP2_LN0_TXMCLK | SERDES0 | |||
| SERDES0_IP2_LN1_TXMCLK | SERDES0 | |||
| SERDES1_IP2_LN0_TXMCLK | SERDES1 | |||
| SERDES1_IP2_LN1_TXMCLK | SERDES1 | |||
| SERDES2_IP2_LN0_TXMCLK | SERDES2 | |||
| SERDES2_IP2_LN1_TXMCLK | SERDES2 | |||
| SERDES3_IP2_LN0_TXMCLK | SERDES3 | |||
| SERDES3_IP2_LN1_TXMCLK | SERDES3 | |||
| MCU_PLL2_HSDIV1_CLKOUT | MCU_PLL2_HSDIV1 | |||
| MAIN_SYSCLK0 | PLLCTRL0 | |||
| PCIE2_LANE0_REFCLK | SERDES2_IP2_LN0_REFCLK | SERDES2 | PCIE2 PIPE lane 0 reference clock from SERDES2 | |
| PCIE2_LANE0_TXFCLK | SERDES2_IP2_LN0_TXFCLK | PCIE2 PIPE lane 0 TX full rate clock from SERDES2 | ||
| PCIE2_LANE0_TXMCLK | SERDES2_IP2_LN0_TXMCLK | PCIE2 core clock from SERDES2 via lane 0 | ||
| PCIE2_LANE0_RXFCLK | SERDES2_IP2_LN0_RXFCLK | PCIE2 PIPE lane 0 RX full rate clock from SERDES2 | ||
| PCIE2_LANE0_RXCLK | SERDES2_IP2_LN0_RXCLK | PCIE2 PIPE lane 0 RX clock from SERDES2 | ||
| PCIE2_LANE1_REFCLK | SERDES2_IP2_LN1_REFCLK | SERDES2 | PCIE2 PIPE lane 1 reference clock from SERDES2 | |
| PCIE2_LANE1_TXFCLK | SERDES2_IP2_LN1_TXFCLK | PCIE2 PIPE lane 1 TX full rate clock from SERDES2 | ||
| PCIE2_LANE1_TXMCLK | SERDES2_IP2_LN1_TXMCLK | PCIE2 core clock from SERDES2 via lane 1 | ||
| PCIE2_LANE1_RXFCLK | SERDES2_IP2_LN1_RXFCLK | PCIE2 PIPE lane 1 RX full rate clock from SERDES2 | ||
| PCIE2_LANE1_RXCLK | SERDES2_IP2_LN1_RXCLK | PCIE2 PIPE lane 1 RX clock from SERDES2 | ||
| SERDES2 | SERDES2_IP2_LN0_TXCLK | PCIE2_LANE0_TXCLK | PCIE2 | PCIE2 PIPE lane 0 transmit clock to SERDES2 |
| SERDES2_IP2_LN1_TXCLK | PCIE2_LANE1_TXCLK | PCIE2 PIPE lane 1 transmit clock to SERDES2 | ||
| PCIE3 | PCIE3_FICLK | SYSCLK0 / 2 | PLLCTRL0 | PCIE3 functional and interface clock |
| PCIE3_PM_CLK | CLK_12M_RC | RCOSC | PCIE3 clock from RC oscillator | |
| PCIE3_CPTS_RCLK | MAIN_PLL3_HSDIV1_CLKOUT | PLL3_HSDIV | PCIE3 CPTS reference clock (RCLK). The CPTS RCLK clock frequency should be greater than or equal to the PCIE FICLK clock frequency. Otherwise, the software will have to add some wait cycles before a correct event is generated by the CPTS module. The selection of the source signal (see Figure 12-192, PCIe Subsystem Integration) can be done via the CTRLMMR_PCIE3_CLKSEL[3-0] CPTS_CLKSEL register field in the device Control Module. | |
| MAIN_PLL0_HSDIV6_CLKOUT | PLL0_HSDIV | |||
| MCU_CPTS_RFT_CLK | I/O pin | |||
| CPTS_RFT_CLK | I/O pin | |||
| MCU_EXT_REFCLK0 | I/O pin | |||
| EXT_REFCLK1 | I/O pin | |||
| SERDES0_IP2_LN0_TXMCLK | SERDES0 | |||
| SERDES0_IP2_LN1_TXMCLK | SERDES0 | |||
| SERDES1_IP2_LN0_TXMCLK | SERDES1 | |||
| SERDES1_IP2_LN1_TXMCLK | SERDES1 | |||
| SERDES2_IP2_LN0_TXMCLK | SERDES2 | |||
| SERDES2_IP2_LN1_TXMCLK | SERDES2 | |||
| SERDES3_IP2_LN0_TXMCLK | SERDES3 | |||
| SERDES3_IP2_LN1_TXMCLK | SERDES3 | |||
| MCU_PLL2_HSDIV1_CLKOUT | MCU_PLL2_HSDIV1 | |||
| MAIN_SYSCLK0 | PLLCTRL0 | |||
| PCIE3_LANE0_REFCLK | SERDES3_IP2_LN0_REFCLK | SERDES3 | PCIE3 PIPE lane 0 reference clock from SERDES3 | |
| PCIE3_LANE0_TXFCLK | SERDES3_IP2_LN0_TXFCLK | PCIE3 PIPE lane 0 TX full rate clock from SERDES3 | ||
| PCIE3_LANE0_TXMCLK | SERDES3_IP2_LN0_TXMCLK | PCIE3 core clock from SERDES3 via lane 0 | ||
| PCIE3_LANE0_RXFCLK | SERDES3_IP2_LN0_RXFCLK | PCIE3 PIPE lane 0 RX full rate clock from SERDES3 | ||
| PCIE3_LANE0_RXCLK | SERDES3_IP2_LN0_RXCLK | PCIE3 PIPE lane 0 RX clock from SERDES3 | ||
| PCIE3_LANE1_REFCLK | SERDES3_IP2_LN1_REFCLK | SERDES3 | PCIE3 PIPE lane 1 reference clock from SERDES3 | |
| PCIE3_LANE1_TXFCLK | SERDES3_IP2_LN1_TXFCLK | PCIE3 PIPE lane 1 TX full rate clock from SERDES3 | ||
| PCIE3_LANE1_TXMCLK | SERDES3_IP2_LN1_TXMCLK | PCIE3 core clock from SERDES3 via lane 1 | ||
| PCIE3_LANE1_RXFCLK | SERDES3_IP2_LN1_RXFCLK | PCIE3 PIPE lane 1 RX full rate clock from SERDES3 | ||
| PCIE3_LANE1_RXCLK | SERDES3_IP2_LN1_RXCLK | PCIE3 PIPE lane 1 RX clock from SERDES3 | ||
| SERDES3 | SERDES3_IP2_LN0_TXCLK | PCIE3_LANE0_TXCLK | PCIE3 | PCIE3 PIPE lane 0 transmit clock to SERDES3 |
| SERDES3_IP2_LN1_TXCLK | PCIE3_LANE1_TXCLK | PCIE3 PIPE lane 1 transmit clock to SERDES3 | ||
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| PCIE0 | PCIE0_RST | MOD_G_RST | LPSC28 | PCIE0 reset |
| PCIE1 | PCIE1_RST | MOD_G_RST | LPSC29 | PCIE1 reset |
| PCIE2 | PCIE2_RST | MOD_G_RST | LPSC30 | PCIE2 reset |
| PCIE3 | PCIE3_RST | MOD_G_RST | LPSC31 | PCIE3 reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| PCIE0 | PCIE0_ASF_PULSE_INT | ESM_PLS_IN_648 | ESM0 | PCIE0 active internal diagnostics interrupt | Pulse |
| PCIE0_DOWNSTREAM_PULSE_INT | GIC500_SPI_IN_345 | COMPUTE_CLUSTER0 | PCIE0 downstream interrupt | Pulse | |
| C66SS0_INTRTR0_IN_203 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_203 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_32 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| R5FSS0_CORE0_INTR_IN_137 | R5FSS0_CORE0 | Pulse | |||
| R5FSS0_CORE1_INTR_IN_137 | R5FSS0_CORE1 | Pulse | |||
| R5FSS1_CORE0_INTR_IN_137 | R5FSS1_CORE0 | Pulse | |||
| R5FSS1_CORE1_INTR_IN_137 | R5FSS1_CORE1 | Pulse | |||
| PCIE0_ERROR_PULSE_INT | GIC500_SPI_IN_349 | COMPUTE_CLUSTER0 | PCIE0 error interrupt | Pulse | |
| C66SS0_INTRTR0_IN_207 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_207 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_34 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| R5FSS0_CORE0_INTR_IN_141 | R5FSS0_CORE0 | Pulse | |||
| R5FSS0_CORE1_INTR_IN_141 | R5FSS0_CORE1 | Pulse | |||
| R5FSS1_CORE0_INTR_IN_141 | R5FSS1_CORE0 | Pulse | |||
| R5FSS1_CORE1_INTR_IN_141 | R5FSS1_CORE1 | Pulse | |||
| PCIE0_FLR_PULSE_INT | GIC500_SPI_IN_346 | COMPUTE_CLUSTER0 | PCIE0 function level interrupt | Pulse | |
| C66SS0_INTRTR0_IN_204 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_204 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_33 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| R5FSS0_CORE0_INTR_IN_138 | R5FSS0_CORE0 | Pulse | |||
| R5FSS0_CORE1_INTR_IN_138 | R5FSS0_CORE1 | Pulse | |||
| R5FSS1_CORE0_INTR_IN_138 | R5FSS1_CORE0 | Pulse | |||
| R5FSS1_CORE1_INTR_IN_138 | R5FSS1_CORE1 | Pulse | |||
| PCIE0_HOT_RESET_PULSE_INT | GIC500_SPI_IN_353 | COMPUTE_CLUSTER0 | PCIE0 hot reset interrupt | Pulse | |
| C66SS0_INTRTR0_IN_211 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_211 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_38 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| R5FSS0_CORE0_INTR_IN_145 | R5FSS0_CORE0 | Pulse | |||
| R5FSS0_CORE1_INTR_IN_145 | R5FSS0_CORE1 | Pulse | |||
| R5FSS1_CORE0_INTR_IN_145 | R5FSS1_CORE0 | Pulse | |||
| R5FSS1_CORE1_INTR_IN_145 | R5FSS1_CORE1 | Pulse | |||
| PCIE0_LEGACY_PULSE_INT | GIC500_SPI_IN_344 | COMPUTE_CLUSTER0 | PCIE0 legacy interrupt | Pulse | |
| C66SS0_INTRTR0_IN_202 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_202 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_31 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| R5FSS0_CORE0_INTR_IN_136 | R5FSS0_CORE0 | Pulse | |||
| R5FSS0_CORE1_INTR_IN_136 | R5FSS0_CORE1 | Pulse | |||
| R5FSS1_CORE0_INTR_IN_136 | R5FSS1_CORE0 | Pulse | |||
| R5FSS1_CORE1_INTR_IN_136 | R5FSS1_CORE1 | Pulse | |||
| PCIE0_LINK_STATE_PULSE_INT | GIC500_SPI_IN_350 | COMPUTE_CLUSTER0 | PCIE0 link state interrupt | Pulse | |
| C66SS0_INTRTR0_IN_208 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_208 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_35 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| R5FSS0_CORE0_INTR_IN_142 | R5FSS0_CORE0 | Pulse | |||
| R5FSS0_CORE1_INTR_IN_142 | R5FSS0_CORE1 | Pulse | |||
| R5FSS1_CORE0_INTR_IN_142 | R5FSS1_CORE0 | Pulse | |||
| R5FSS1_CORE1_INTR_IN_142 | R5FSS1_CORE1 | Pulse | |||
| PCIE0_LOCAL_LEVEL_INT | GIC500_SPI_IN_348 | COMPUTE_CLUSTER0 | PCIE0 local interrupt | Level | |
| C66SS0_INTRTR0_IN_206 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_206 | C66SS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_68 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| R5FSS0_CORE0_INTR_IN_140 | R5FSS0_CORE0 | Level | |||
| R5FSS0_CORE1_INTR_IN_140 | R5FSS0_CORE1 | Level | |||
| R5FSS1_CORE0_INTR_IN_140 | R5FSS1_CORE0 | Level | |||
| R5FSS1_CORE1_INTR_IN_140 | R5FSS1_CORE1 | Level | |||
| PCIE0_PWR_STATE_PULSE_INT | GIC500_SPI_IN_351 | COMPUTE_CLUSTER0 | PCIE0 power state interrupt | Pulse | |
| C66SS0_INTRTR0_IN_209 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_209 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_36 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| R5FSS0_CORE0_INTR_IN_143 | R5FSS0_CORE0 | Pulse | |||
| R5FSS0_CORE1_INTR_IN_143 | R5FSS0_CORE1 | Pulse | |||
| R5FSS1_CORE0_INTR_IN_143 | R5FSS1_CORE0 | Pulse | |||
| R5FSS1_CORE1_INTR_IN_143 | R5FSS1_CORE1 | Pulse | |||
| PCIE0_PHY_LEVEL_INT | GIC500_SPI_IN_347 | COMPUTE_CLUSTER0 | PCIE0 PHY interrupt | Level | |
| C66SS0_INTRTR0_IN_205 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_205 | C66SS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_67 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| R5FSS0_CORE0_INTR_IN_139 | R5FSS0_CORE0 | Level | |||
| R5FSS0_CORE1_INTR_IN_139 | R5FSS0_CORE1 | Level | |||
| R5FSS1_CORE0_INTR_IN_139 | R5FSS1_CORE0 | Level | |||
| R5FSS1_CORE1_INTR_IN_139 | R5FSS1_CORE1 | Level | |||
| PCIE0_PTM_VALID_PULSE_INT | GIC500_SPI_IN_352 | COMPUTE_CLUSTER0 | PCIE0 PTM valid interrupt | Pulse | |
| C66SS0_INTRTR0_IN_210 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_210 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_37 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| R5FSS0_CORE0_INTR_IN_144 | R5FSS0_CORE0 | Pulse | |||
| R5FSS0_CORE1_INTR_IN_144 | R5FSS0_CORE1 | Pulse | |||
| R5FSS1_CORE0_INTR_IN_144 | R5FSS1_CORE0 | Pulse | |||
| R5FSS1_CORE1_INTR_IN_144 | R5FSS1_CORE1 | Pulse | |||
| PCIE0_ECC0_CORR_LEVEL_INT | ESM_LVL_EVENT_369 | ESM0 | PCIE0 ECC AGGR 0 correctable error interrupt | Level | |
| PCIE0_ECC0_UNCORR_LEVEL_INT | ESM_LVL_EVENT_370 | ESM0 | PCIE0 ECC AGGR 0 uncorrectable error interrupt | Level | |
| PCIE0_ECC1_UNCORR_LEVEL_INT | ESM_LVL_EVENT_371 | ESM0 | PCIE0 ECC AGGR 1 uncorrectable error interrupt | Level | |
| PCIE0_CPTS_PEND_INT | GIC500_SPI_IN_354 | COMPUTE_CLUSTER0 | Timesync Interrupt | Level | |
| C66SS0_INTRTR0_IN_212 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_212 | C66SS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_69 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| R5FSS0_CORE0_INTR_IN_146 | R5FSS0_CORE0 | Level | |||
| R5FSS0_CORE1_INTR_IN_146 | R5FSS0_CORE1 | Level | |||
| R5FSS1_CORE0_INTR_IN_146 | R5FSS1_CORE0 | Level | |||
| R5FSS1_CORE1_INTR_IN_146 | R5FSS1_CORE1 | Level | |||
| PCIE1 | PCIE1_ASF_PULSE_INT | ESM_PLS_IN_649 | ESM0 | PCIE1 active internal diagnostics interrupt | Pulse |
| PCIE1_DOWNSTREAM_PULSE_INT | GIC500_SPI_IN_357 | COMPUTE_CLUSTER0 | PCIE1 downstream interrupt | Pulse | |
| C66SS0_INTRTR0_IN_215 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_215 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_40 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE1_ERROR_PULSE_INT | GIC500_SPI_IN_361 | COMPUTE_CLUSTER0 | PCIE1 error interrupt | Pulse | |
| C66SS0_INTRTR0_IN_219 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_219 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_42 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE1_FLR_PULSE_INT | GIC500_SPI_IN_358 | COMPUTE_CLUSTER0 | PCIE1 function level interrupt | Pulse | |
| C66SS0_INTRTR0_IN_216 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_216 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_41 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE1_HOT_RESET_PULSE_INT | GIC500_SPI_IN_365 | COMPUTE_CLUSTER0 | PCIE1 hot reset interrupt | Pulse | |
| C66SS0_INTRTR0_IN_223 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_223 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_46 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE1_LEGACY_PULSE_INT | GIC500_SPI_IN_356 | COMPUTE_CLUSTER0 | PCIE1 legacy interrupt | Pulse | |
| C66SS0_INTRTR0_IN_214 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_214 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_39 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE1_LINK_STATE_PULSE_INT | GIC500_SPI_IN_362 | COMPUTE_CLUSTER0 | PCIE1 link state interrupt | Pulse | |
| C66SS0_INTRTR0_IN_220 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_220 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_43 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE1_LOCAL_LEVEL_INT | GIC500_SPI_IN_360 | COMPUTE_CLUSTER0 | PCIE1 local interrupt | Level | |
| C66SS0_INTRTR0_IN_218 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_218 | C66SS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_74 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| PCIE1_PWR_STATE_PULSE_INT | GIC500_SPI_IN_364 | COMPUTE_CLUSTER0 | Pulse | ||
| C66SS0_INTRTR0_IN_222 | C66SS0_INTRTR0 | PCIE1 power state interrupt | Pulse | ||
| C66SS1_INTRTR0_IN_222 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_45 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE1_PHY_LEVEL_INT | GIC500_SPI_IN_359 | COMPUTE_CLUSTER0 | PCIE1 PHY interrupt | Level | |
| C66SS0_INTRTR0_IN_217 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_217 | C66SS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_73 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| PCIE1_PTM_VALID_PULSE_INT | GIC500_SPI_IN_363 | COMPUTE_CLUSTER0 | PCIE1 PTM valid interrupt | Pulse | |
| C66SS0_INTRTR0_IN_221 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_221 | C66SS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_44 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE1_ECC0_CORR_LEVEL_INT | ESM_LVL_EVENT_373 | ESM0 | PCIE1 ECC AGGR 0 correctable error interrupt | Level | |
| PCIE1_ECC0_UNCORR_LEVEL_INT | ESM_LVL_EVENT_374 | ESM0 | PCIE1 ECC AGGR 0 uncorrectable error interrupt | Level | |
| PCIE1_ECC1_UNCORR_LEVEL_INT | ESM_LVL_EVENT_375 | ESM0 | PCIE1 ECC AGGR 1 uncorrectable error interrupt | Level | |
| PCIE1_CPTS_PEND_INT | GIC500_SPI_IN_366 | COMPUTE_CLUSTER0 | Timesync Interrupt | Level | |
| C66SS0_INTRTR0_IN_224 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_224 | C66SS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_75 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| PCIE2 | PCIE2_ASF_PULSE_INT | ESM_PLS_IN_650 | ESM0 | PCIE2 active internal diagnostics interrupt | Pulse |
| PCIE2_DOWNSTREAM_PULSE_INT | GIC500_SPI_IN_369 | COMPUTE_CLUSTER0 | PCIE2 downstream interrupt | Pulse | |
| C66SS0_INTRTR0_IN_227 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_227 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_19 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_19 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_48 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE2_ERROR_PULSE_INT | GIC500_SPI_IN_373 | COMPUTE_CLUSTER0 | PCIE2 error interrupt | Pulse | |
| C66SS0_INTRTR0_IN_231 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_231 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_23 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_23 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_50 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE2_FLR_PULSE_INT | GIC500_SPI_IN_370 | COMPUTE_CLUSTER0 | PCIE2 function level interrupt | Pulse | |
| C66SS0_INTRTR0_IN_228 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_228 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_20 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_20 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_49 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE2_HOT_RESET_PULSE_INT | GIC500_SPI_IN_377 | COMPUTE_CLUSTER0 | PCIE2 hot reset interrupt | Pulse | |
| C66SS0_INTRTR0_IN_235 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_235 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_27 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_27 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_54 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE2_LEGACY_PULSE_INT | GIC500_SPI_IN_368 | COMPUTE_CLUSTER0 | PCIE2 legacy interrupt | Pulse | |
| C66SS0_INTRTR0_IN_236 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_236 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_18 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_18 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_47 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE2_LINK_STATE_PULSE_INT | GIC500_SPI_IN_374 | COMPUTE_CLUSTER0 | PCIE2 link state interrupt | Pulse | |
| C66SS0_INTRTR0_IN_232 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_232 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_24 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_24 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_51 | MAIN2MCU_PLS_INTRTR0 | PCIE2 local interrupt | Pulse | ||
| PCIE2_LOCAL_LEVEL_INT | GIC500_SPI_IN_372 | COMPUTE_CLUSTER0 | Level | ||
| C66SS0_INTRTR0_IN_230 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_230 | C66SS1_INTRTR0 | Level | |||
| R5FSS0_INTRTR0_IN_22 | R5FSS0_INTRTR0 | Level | |||
| R5FSS1_INTRTR0_IN_22 | R5FSS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_80 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| PCIE2_PWR_STATE_PULSE_INT | GIC500_SPI_IN_375 | COMPUTE_CLUSTER0 | PCIE2 power state interrupt | Pulse | |
| C66SS0_INTRTR0_IN_233 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_233 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_25 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_25 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_52 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE2_PHY_LEVEL_INT | GIC500_SPI_IN_371 | COMPUTE_CLUSTER0 | PCIE2 PHY interrupt | Level | |
| C66SS0_INTRTR0_IN_229 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_229 | C66SS1_INTRTR0 | Level | |||
| R5FSS0_INTRTR0_IN_21 | R5FSS0_INTRTR0 | Level | |||
| R5FSS1_INTRTR0_IN_21 | R5FSS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_79 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| PCIE2_PTM_VALID_PULSE_INT | GIC500_SPI_IN_376 | COMPUTE_CLUSTER0 | PCIE2 PTM valid interrupt | Pulse | |
| C66SS0_INTRTR0_IN_234 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_234 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_26 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_26 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_53 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE2_ECC0_CORR_LEVEL_INT | ESM_LVL_EVENT_377 | ESM0 | PCIE2 ECC AGGR 0 correctable error interrupt | Level | |
| PCIE2_ECC0_UNCORR_LEVEL_INT | ESM_LVL_EVENT_378 | ESM0 | PCIE2 ECC AGGR 0 uncorrectable error interrupt | Level | |
| PCIE2_ECC1_UNCORR_LEVEL_INT | ESM_LVL_EVENT_379 | ESM0 | PCIE2 ECC AGGR 1 uncorrectable error interrupt | Level | |
| PCIE2_CPTS_PEND_INT | GIC500_SPI_IN_378 | COMPUTE_CLUSTER0 | Timesync Interrupt | Level | |
| C66SS0_INTRTR0_IN_236 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_236 | C66SS1_INTRTR0 | Level | |||
| R5FSS0_INTRTR0_IN_28 | R5FSS0_INTRTR0 | Level | |||
| R5FSS1_INTRTR0_IN_28 | R5FSS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_81 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| PCIE3 | PCIE3_ASF_PULSE_INT | ESM_PLS_IN_651 | ESM0 | PCIE3 active internal diagnostics interrupt | Pulse |
| PCIE3_DOWNSTREAM_PULSE_INT | GIC500_SPI_IN_381 | COMPUTE_CLUSTER0 | PCIE0 downstream interrupt | Pulse | |
| C66SS0_INTRTR0_IN_239 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_239 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_54 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_54 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_56 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE3_ERROR_PULSE_INT | GIC500_SPI_IN_385 | COMPUTE_CLUSTER0 | PCIE3 error interrupt | Pulse | |
| C66SS0_INTRTR0_IN_243 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_243 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_58 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_58 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_58 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE3_FLR_PULSE_INT | GIC500_SPI_IN_382 | COMPUTE_CLUSTER0 | PCIE3 function level interrupt | Pulse | |
| C66SS0_INTRTR0_IN_240 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_240 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_55 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_55 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_57 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE3_HOT_RESET_PULSE_INT | GIC500_SPI_IN_389 | COMPUTE_CLUSTER0 | PCIE3 hot reset interrupt | Pulse | |
| C66SS0_INTRTR0_IN_247 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_247 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_62 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_62 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_62 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE3_LEGACY_PULSE_INT | GIC500_SPI_IN_380 | COMPUTE_CLUSTER0 | PCIE3 legacy interrupt | Pulse | |
| C66SS0_INTRTR0_IN_238 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_238 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_53 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_53 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_55 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE3_LINK_STATE_PULSE_INT | GIC500_SPI_IN_386 | COMPUTE_CLUSTER0 | PCIE3 link state interrupt | Pulse | |
| C66SS0_INTRTR0_IN_244 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_244 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_59 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_59 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_59 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE3_LOCAL_LEVEL_INT | GIC500_SPI_IN_384 | COMPUTE_CLUSTER0 | PCIE3 local interrupt | Level | |
| C66SS0_INTRTR0_IN_242 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_242 | C66SS1_INTRTR0 | Level | |||
| R5FSS0_INTRTR0_IN_57 | R5FSS0_INTRTR0 | Level | |||
| R5FSS1_INTRTR0_IN_57 | R5FSS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_86 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| PCIE3_PWR_STATE_PULSE_INT | GIC500_SPI_IN_387 | COMPUTE_CLUSTER0 | PCIE3 power state interrupt | Pulse | |
| C66SS0_INTRTR0_IN_245 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_245 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_60 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_60 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_60 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE3_PHY_LEVEL_INT | GIC500_SPI_IN_383 | COMPUTE_CLUSTER0 | PCIE3 PHY interrupt | Level | |
| C66SS0_INTRTR0_IN_241 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_241 | C66SS1_INTRTR0 | Level | |||
| R5FSS0_INTRTR0_IN_56 | R5FSS0_INTRTR0 | Level | |||
| R5FSS1_INTRTR0_IN_56 | R5FSS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_85 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| PCIE3_PTM_VALID_PULSE_INT | GIC500_SPI_IN_388 | COMPUTE_CLUSTER0 | PCIE3 PTM valid interrupt | Pulse | |
| C66SS0_INTRTR0_IN_246 | C66SS0_INTRTR0 | Pulse | |||
| C66SS1_INTRTR0_IN_246 | C66SS1_INTRTR0 | Pulse | |||
| R5FSS0_INTRTR0_IN_61 | R5FSS0_INTRTR0 | Pulse | |||
| R5FSS1_INTRTR0_IN_61 | R5FSS1_INTRTR0 | Pulse | |||
| MAIN2MCU_PLS_INTRTR0_IN_61 | MAIN2MCU_PLS_INTRTR0 | Pulse | |||
| PCIE3_ECC0_CORR_LEVEL_INT | ESM_LVL_EVENT_381 | ESM0 | PCIE3 ECC AGGR 0 correctable error interrupt | Level | |
| PCIE3_ECC0_UNCORR_LEVEL_INT | ESM_LVL_EVENT_382 | ESM0 | PCIE3 ECC AGGR 0 uncorrectable error interrupt | Level | |
| PCIE3_ECC1_UNCORR_LEVEL_INT | ESM_LVL_EVENT_383 | ESM0 | PCIE3 ECC AGGR 1 uncorrectable error interrupt | Level | |
| PCIE3_CPTS_PEND_INT | GIC500_SPI_IN_390 | COMPUTE_CLUSTER0 | PCIE3 Timesync Interrupt | Level | |
| C66SS0_INTRTR0_IN_248 | C66SS0_INTRTR0 | Level | |||
| C66SS1_INTRTR0_IN_248 | C66SS1_INTRTR0 | Level | |||
| R5FSS0_INTRTR0_IN_63 | R5FSS0_INTRTR0 | Level | |||
| R5FSS1_INTRTR0_IN_63 | R5FSS1_INTRTR0 | Level | |||
| MAIN2MCU_LVL_INTRTR0_IN_87 | MAIN2MCU_LVL_INTRTR0 | Level | |||
| DMA Events | |||||
| Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
| PCIE0, PCIE1, PCIE2 and PCIE3 | - | - | - | PCIe subsystems do not provide built-in DMA capabilities | - |
| Time Sync and Compare Events (Output) | |||||
| Module Instance | Module Event | Destination Event Input | Destination | Description | Type |
| PCIE0 | PCIE0_CPTS_HW1_PUSH_INT | TIMESYNC_INTRTR0_IN_20 | TIMESYNC_INTRTR0 | PCIE0 CPTS hardware push event (HW1_TS_PUSH) | Edge |
| PCIE0_CPTS_COMP_INT | CMPEVENT_INTRTR0_IN_4 | CMPEVENT_INTRTR0 | PCIE0 CPTS compare output interrupt | ||
| PCIE0_CPTS_SYNC_INT | TIMESYNC_INTRTR0_IN_32 | TIMESYNC_INTRTR0 | PCIE0 CPTS sync output interrupt | ||
| PCIE0_CPTS_GENF0_INT | TIMESYNC_INTRTR0_IN_10 | TIMESYNC_INTRTR0 | PCIE0 CPTS GENF0 output interrupt | ||
| PCIE1 | PCIE1_CPTS_HW1_PUSH_INT | TIMESYNC_INTRTR0_IN_21 | TIMESYNC_INTRTR0 | PCIE1 CPTS hardware push event (HW1_TS_PUSH) | Edge |
| PCIE1_CPTS_COMP_INT | CMPEVENT_INTRTR0_IN_5 | CMPEVENT_INTRTR0 | PCIE1 CPTS compare output interrupt | ||
| PCIE1_CPTS_SYNC_INT | TIMESYNC_INTRTR0_IN_33 | TIMESYNC_INTRTR0 | PCIE1 CPTS sync output interrupt | ||
| PCIE1_CPTS_GENF0_INT | TIMESYNC_INTRTR0_IN_11 | TIMESYNC_INTRTR0 | PCIE0 CPTS GENF0 output interrupt | ||
| PCIE2 | PCIE2_CPTS_HW1_PUSH_INT | TIMESYNC_INTRTR0_IN_22 | TIMESYNC_INTRTR0 | PCIE2 CPTS hardware push event (HW1_TS_PUSH) | Edge |
| PCIE2_CPTS_COMP_INT | CMPEVENT_INTRTR0_IN_6 | CMPEVENT_INTRTR0 | PCIE2 CPTS compare output interrupt | ||
| PCIE2_CPTS_SYNC_INT | TIMESYNC_INTRTR0_IN_34 | TIMESYNC_INTRTR0 | PCIE2 CPTS sync output interrupt | ||
| PCIE2_CPTS_GENF0_INT | TIMESYNC_INTRTR0_IN_12 | TIMESYNC_INTRTR0 | PCIE2 CPTS GENF0 output interrupt | ||
| PCIE3 | PCIE3_CPTS_HW1_PUSH_INT | TIMESYNC_INTRTR0_IN_23 | TIMESYNC_INTRTR0 | PCIE3 CPTS hardware push event (HW1_TS_PUSH) | Edge |
| PCIE3_CPTS_COMP_INT | CMPEVENT_INTRTR0_IN_7 | CMPEVENT_INTRTR0 | PCIE3 CPTS compare output interrupt | ||
| PCIE3_CPTS_SYNC_INT | TIMESYNC_INTRTR0_IN_35 | TIMESYNC_INTRTR0 | PCIE3 CPTS sync output interrupt | ||
| PCIE3_CPTS_GENF0_INT | TIMESYNC_INTRTR0_IN_13 | TIMESYNC_INTRTR0 | PCIE3 CPTS GENF0 output interrupt | ||
| Time Sync Events (Input) | |||||
| Module Instance | Module Event | Source Event Output | Source | Description | Type |
| PCIE0 | PCIE0_CPTS_HW2_PUSH_INT | TIMESYNC_INTRTR0_OUTL_20 | TIMESYNC_INTRTR0 | PCIE0 CPTS hardware time stamp push event (HW2_TS_PUSH) | Edge |
| PCIE1 | PCIE1_CPTS_HW2_PUSH_INT | TIMESYNC_INTRTR0_OUTL_21 | TIMESYNC_INTRTR0 | PCIE0 CPTS hardware time stamp push event (HW2_TS_PUSH) | Edge |
| PCIE2 | PCIE2_CPTS_HW2_PUSH_INT | TIMESYNC_INTRTR0_OUTL_22 | TIMESYNC_INTRTR0 | PCIE2 CPTS hardware time stamp push event (HW2_TS_PUSH) | Edge |
| PCIE3 | PCIE3_CPTS_HW2_PUSH_INT | TIMESYNC_INTRTR0_OUTL_23 | TIMESYNC_INTRTR0 | PCIE3 CPTS hardware time stamp push event (HW2_TS_PUSH) | Edge |
PCIe Subsystem interrupts are further described in Section 12.2.3.4.4, PCIe Subsystem Interrupts.
For more information on the interconnects in device MAIN domain, see Chapter 3, System Interconnect.
For more information on the power, reset and clock management in device MAIN domain, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the interrupt controllers in device MAIN domain, see Chapter 9, Interrupts.
For more information on the time sync and compare events routers, see Section 11.3, Time Sync and Compare Events.