SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There is one OSPI module integrated in the device domain - FSS0_OSPI0. Figure 12-224 shows its integration in the device.
Table 12-295 through Table 12-297 summarize the integration of FSS0_OSPI0 in device domain.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| FSS0_OSPI0 | PSC0 | PD0 | CBASS0 | |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| MCU_FSS0_OSPI0 | OSPI0_HCLK | MCU_SYSCLK0/3 | WKUP_PLLCTRL0 | MCU_FSS0_OSPI0 data transfer clock |
| OSPI0_PCLK | MCU_SYSCLK0/3 | WKUP_PLLCTRL0 | MCU_FSS0_OSPI0 configuration clock | |
| OSPI0_RCLK | MCU_PLL1_HSDIV4_CLKOUT | MCU_PLL1_HSDIV4 | MCU_FSS0_OSPI0 Reference clock. Mux controlled by CTRLMMR_MCU_OSPI0_CLKSEL[0] CLK_SEL in Control Module (CTRL_MMR) | |
| MCU_PLL2_HSDIV4_CLKOUT | MCU_PLL2_HSDIV4 | |||
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| MCU_FSS0_OSPI0 | MCU_FSS0_OSPI0_RST | MOD_G_RST | LPSC10 | MCU_FSS0_OSPI0 reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| FSS0_OSPI_0_OSPI_ECC_CORR_LVL_INTR_0 | ESM0 | FSS0_OSPI0 ECC Aggregator correctable error interrupt | Level | ||
| FSS0_OSPI_0_OSPI_ECC_UNCORR_LVL_INTR_0 | ESM0 | FSS0_OSPI0 ECC Aggregator uncorrectable error interrupt | Level | ||