SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 9-52 lists all the interrupts that are mapped to the R5FSS1_INTRTR0 inputs, along with the corresponding register programming values used for mux control. Any R5FSS1_INTRTR0 intrerrupt input that is not listed in this table should be considered as unused.
| Interrupt Input Line | Peripheral Interrupt | R5FSS1_INTRTR0_MUXCNTL_n [8-0] ENABLE Field Value (DEC) |
|---|---|---|
| RESERVED | RESERVED | 0(1) |
| R5FSS1_INTRTR0_IN_0 | USB1_OTGIRQ_0 | 1 |
| R5FSS1_INTRTR0_IN_1 | USB1_IRQ_0 | 2 |
| R5FSS1_INTRTR0_IN_2 | USB1_IRQ_1 | 3 |
| R5FSS1_INTRTR0_IN_3 | USB1_IRQ_2 | 4 |
| R5FSS1_INTRTR0_IN_4 | USB1_IRQ_3 | 5 |
| R5FSS1_INTRTR0_IN_5 | USB1_IRQ_4 | 6 |
| R5FSS1_INTRTR0_IN_6 | USB1_IRQ_5 | 7 |
| R5FSS1_INTRTR0_IN_7 | USB1_IRQ_6 | 8 |
| R5FSS1_INTRTR0_IN_8 | USB1_IRQ_7 | 9 |
| R5FSS1_INTRTR0_IN_18 | PCIE2_PCIE_LEGACY_PULSE_0 | 19 |
| R5FSS1_INTRTR0_IN_19 | PCIE2_PCIE_DOWNSTREAM_PULSE_0 | 20 |
| R5FSS1_INTRTR0_IN_20 | PCIE2_PCIE_FLR_PULSE_0 | 21 |
| R5FSS1_INTRTR0_IN_21 | PCIE2_PCIE_PHY_LEVEL_0 | 22 |
| R5FSS1_INTRTR0_IN_22 | PCIE2_PCIE_LOCAL_LEVEL_0 | 23 |
| R5FSS1_INTRTR0_IN_23 | PCIE2_PCIE_ERROR_PULSE_0 | 24 |
| R5FSS1_INTRTR0_IN_24 | PCIE2_PCIE_LINK_STATE_PULSE_0 | 25 |
| R5FSS1_INTRTR0_IN_25 | PCIE2_PCIE_PWR_STATE_PULSE_0 | 26 |
| R5FSS1_INTRTR0_IN_26 | PCIE2_PCIE_PTM_VALID_PULSE_0 | 27 |
| R5FSS1_INTRTR0_IN_27 | PCIE2_PCIE_HOT_RESET_PULSE_0 | 28 |
| R5FSS1_INTRTR0_IN_28 | PCIE2_PCIE_CPTS_PEND_0 | 29 |
| R5FSS1_INTRTR0_IN_29 | PRU_ICSSG0_PR1_HOST_INTR_PEND_0 | 30 |
| R5FSS1_INTRTR0_IN_30 | PRU_ICSSG0_PR1_HOST_INTR_PEND_1 | 31 |
| R5FSS1_INTRTR0_IN_31 | PRU_ICSSG0_PR1_HOST_INTR_PEND_2 | 32 |
| R5FSS1_INTRTR0_IN_32 | PRU_ICSSG0_PR1_HOST_INTR_PEND_3 | 33 |
| R5FSS1_INTRTR0_IN_33 | PRU_ICSSG0_PR1_HOST_INTR_PEND_4 | 34 |
| R5FSS1_INTRTR0_IN_34 | PRU_ICSSG0_PR1_HOST_INTR_PEND_5 | 35 |
| R5FSS1_INTRTR0_IN_35 | PRU_ICSSG0_PR1_HOST_INTR_PEND_6 | 36 |
| R5FSS1_INTRTR0_IN_36 | PRU_ICSSG0_PR1_HOST_INTR_PEND_7 | 37 |
| R5FSS1_INTRTR0_IN_37 | PRU_ICSSG1_PR1_HOST_INTR_PEND_0 | 38 |
| R5FSS1_INTRTR0_IN_38 | PRU_ICSSG1_PR1_HOST_INTR_PEND_1 | 39 |
| R5FSS1_INTRTR0_IN_39 | PRU_ICSSG1_PR1_HOST_INTR_PEND_2 | 40 |
| R5FSS1_INTRTR0_IN_40 | PRU_ICSSG1_PR1_HOST_INTR_PEND_3 | 41 |
| R5FSS1_INTRTR0_IN_41 | PRU_ICSSG1_PR1_HOST_INTR_PEND_4 | 42 |
| R5FSS1_INTRTR0_IN_42 | PRU_ICSSG1_PR1_HOST_INTR_PEND_5 | 43 |
| R5FSS1_INTRTR0_IN_43 | PRU_ICSSG1_PR1_HOST_INTR_PEND_6 | 44 |
| R5FSS1_INTRTR0_IN_44 | PRU_ICSSG1_PR1_HOST_INTR_PEND_7 | 45 |
| R5FSS1_INTRTR0_IN_45 | PRU_ICSSG0_PR1_TX_SOF_INTR_REQ_0 | 46 |
| R5FSS1_INTRTR0_IN_46 | PRU_ICSSG0_PR1_TX_SOF_INTR_REQ_1 | 47 |
| R5FSS1_INTRTR0_IN_47 | PRU_ICSSG0_PR1_RX_SOF_INTR_REQ_0 | 48 |
| R5FSS1_INTRTR0_IN_48 | PRU_ICSSG0_PR1_RX_SOF_INTR_REQ_1 | 49 |
| R5FSS1_INTRTR0_IN_49 | PRU_ICSSG1_PR1_TX_SOF_INTR_REQ_0 | 50 |
| R5FSS1_INTRTR0_IN_50 | PRU_ICSSG1_PR1_TX_SOF_INTR_REQ_1 | 51 |
| R5FSS1_INTRTR0_IN_51 | PRU_ICSSG1_PR1_RX_SOF_INTR_REQ_0 | 52 |
| R5FSS1_INTRTR0_IN_52 | PRU_ICSSG1_PR1_RX_SOF_INTR_REQ_1 | 53 |
| R5FSS1_INTRTR0_IN_53 | PCIE3_PCIE_LEGACY_PULSE_0 | 54 |
| R5FSS1_INTRTR0_IN_54 | PCIE3_PCIE_DOWNSTREAM_PULSE_0 | 55 |
| R5FSS1_INTRTR0_IN_55 | PCIE3_PCIE_FLR_PULSE_0 | 56 |
| R5FSS1_INTRTR0_IN_56 | PCIE3_PCIE_PHY_LEVEL_0 | 57 |
| R5FSS1_INTRTR0_IN_57 | PCIE3_PCIE_LOCAL_LEVEL_0 | 58 |
| R5FSS1_INTRTR0_IN_58 | PCIE3_PCIE_ERROR_PULSE_0 | 59 |
| R5FSS1_INTRTR0_IN_59 | PCIE3_PCIE_LINK_STATE_PULSE_0 | 60 |
| R5FSS1_INTRTR0_IN_60 | PCIE3_PCIE_PWR_STATE_PULSE_0 | 61 |
| R5FSS1_INTRTR0_IN_61 | PCIE3_PCIE_PTM_VALID_PULSE_0 | 62 |
| R5FSS1_INTRTR0_IN_62 | PCIE3_PCIE_HOT_RESET_PULSE_0 | 63 |
| R5FSS1_INTRTR0_IN_63 | PCIE3_PCIE_CPTS_PEND_0 | 64 |
| R5FSS1_INTRTR0_IN_64 | USB1_HOST_SYSTEM_ERROR_0 | 65 |
| R5FSS1_INTRTR0_IN_67 | GPIOMUX_INTRTR0_OUTP_0 | 68 |
| R5FSS1_INTRTR0_IN_68 | GPIOMUX_INTRTR0_OUTP_1 | 69 |
| R5FSS1_INTRTR0_IN_69 | GPIOMUX_INTRTR0_OUTP_2 | 70 |
| R5FSS1_INTRTR0_IN_70 | GPIOMUX_INTRTR0_OUTP_3 | 71 |
| R5FSS1_INTRTR0_IN_71 | GPIOMUX_INTRTR0_OUTP_4 | 72 |
| R5FSS1_INTRTR0_IN_72 | GPIOMUX_INTRTR0_OUTP_5 | 73 |
| R5FSS1_INTRTR0_IN_73 | GPIOMUX_INTRTR0_OUTP_6 | 74 |
| R5FSS1_INTRTR0_IN_74 | GPIOMUX_INTRTR0_OUTP_7 | 75 |
| R5FSS1_INTRTR0_IN_75 | GPIOMUX_INTRTR0_OUTP_8 | 76 |
| R5FSS1_INTRTR0_IN_76 | GPIOMUX_INTRTR0_OUTP_9 | 77 |
| R5FSS1_INTRTR0_IN_77 | GPIOMUX_INTRTR0_OUTP_10 | 78 |
| R5FSS1_INTRTR0_IN_78 | GPIOMUX_INTRTR0_OUTP_11 | 79 |
| R5FSS1_INTRTR0_IN_79 | GPIOMUX_INTRTR0_OUTP_12 | 80 |
| R5FSS1_INTRTR0_IN_80 | GPIOMUX_INTRTR0_OUTP_13 | 81 |
| R5FSS1_INTRTR0_IN_81 | GPIOMUX_INTRTR0_OUTP_14 | 82 |
| R5FSS1_INTRTR0_IN_82 | GPIOMUX_INTRTR0_OUTP_15 | 83 |
| R5FSS1_INTRTR0_IN_83 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_0 | 84 |
| R5FSS1_INTRTR0_IN_84 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_1 | 85 |
| R5FSS1_INTRTR0_IN_85 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_2 | 86 |
| R5FSS1_INTRTR0_IN_86 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_3 | 87 |
| R5FSS1_INTRTR0_IN_87 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_4 | 88 |
| R5FSS1_INTRTR0_IN_88 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_5 | 89 |
| R5FSS1_INTRTR0_IN_89 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_6 | 90 |
| R5FSS1_INTRTR0_IN_90 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_7 | 91 |
| R5FSS1_INTRTR0_IN_91 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_8 | 92 |
| R5FSS1_INTRTR0_IN_92 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_9 | 93 |
| R5FSS1_INTRTR0_IN_93 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_10 | 94 |
| R5FSS1_INTRTR0_IN_94 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_11 | 95 |
| R5FSS1_INTRTR0_IN_95 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_12 | 96 |
| R5FSS1_INTRTR0_IN_96 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_13 | 97 |
| R5FSS1_INTRTR0_IN_97 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_14 | 98 |
| R5FSS1_INTRTR0_IN_98 | COMPUTE_CLUSTER0_CLEC_SOC_EVENTS_OUT_LEVEL_15 | 99 |
| R5FSS1_INTRTR0_IN_99 | CMPEVENT_INTRTR0_OUTP_16 | 100 |
| R5FSS1_INTRTR0_IN_100 | CMPEVENT_INTRTR0_OUTP_17 | 101 |
| R5FSS1_INTRTR0_IN_101 | CMPEVENT_INTRTR0_OUTP_18 | 102 |
| R5FSS1_INTRTR0_IN_102 | CMPEVENT_INTRTR0_OUTP_19 | 103 |
| R5FSS1_INTRTR0_IN_103 | CMPEVENT_INTRTR0_OUTP_20 | 104 |
| R5FSS1_INTRTR0_IN_104 | CMPEVENT_INTRTR0_OUTP_21 | 105 |
| R5FSS1_INTRTR0_IN_105 | CMPEVENT_INTRTR0_OUTP_22 | 106 |
| R5FSS1_INTRTR0_IN_106 | CMPEVENT_INTRTR0_OUTP_23 | 107 |
| R5FSS1_INTRTR0_IN_107 | CMPEVENT_INTRTR0_OUTP_24 | 108 |
| R5FSS1_INTRTR0_IN_108 | CMPEVENT_INTRTR0_OUTP_25 | 109 |
| R5FSS1_INTRTR0_IN_109 | CMPEVENT_INTRTR0_OUTP_26 | 110 |
| R5FSS1_INTRTR0_IN_110 | CMPEVENT_INTRTR0_OUTP_27 | 111 |
| R5FSS1_INTRTR0_IN_111 | CMPEVENT_INTRTR0_OUTP_28 | 112 |
| R5FSS1_INTRTR0_IN_112 | CMPEVENT_INTRTR0_OUTP_29 | 113 |
| R5FSS1_INTRTR0_IN_113 | CMPEVENT_INTRTR0_OUTP_30 | 114 |
| R5FSS1_INTRTR0_IN_114 | CMPEVENT_INTRTR0_OUTP_31 | 115 |
| R5FSS1_INTRTR0_IN_115 | MCU_ADC0_GEN_LEVEL_0 | 116 |
| R5FSS1_INTRTR0_IN_116 | MCU_ADC1_GEN_LEVEL_0 | 117 |
| R5FSS1_INTRTR0_IN_117 | MCU_CPSW0_STAT_PEND_0 | 118 |
| R5FSS1_INTRTR0_IN_118 | MCU_CPSW0_MDIO_PEND_0 | 119 |
| R5FSS1_INTRTR0_IN_119 | MCU_CPSW0_EVNT_PEND_0 | 120 |
| R5FSS1_INTRTR0_IN_120 | MCU_DCC0_INTR_DONE_LEVEL_0 | 121 |
| R5FSS1_INTRTR0_IN_121 | MCU_DCC1_INTR_DONE_LEVEL_0 | 122 |
| R5FSS1_INTRTR0_IN_122 | MCU_DCC2_INTR_DONE_LEVEL_0 | 123 |
| R5FSS1_INTRTR0_IN_123 | MCU_TIMER0_INTR_PEND_0 | 124 |
| R5FSS1_INTRTR0_IN_124 | MCU_TIMER1_INTR_PEND_0 | 125 |
| R5FSS1_INTRTR0_IN_125 | MCU_TIMER2_INTR_PEND_0 | 126 |
| R5FSS1_INTRTR0_IN_126 | MCU_TIMER3_INTR_PEND_0 | 127 |
| R5FSS1_INTRTR0_IN_127 | MCU_TIMER4_INTR_PEND_0 | 128 |
| R5FSS1_INTRTR0_IN_128 | MCU_TIMER5_INTR_PEND_0 | 129 |
| R5FSS1_INTRTR0_IN_129 | MCU_TIMER6_INTR_PEND_0 | 130 |
| R5FSS1_INTRTR0_IN_130 | MCU_TIMER7_INTR_PEND_0 | 131 |
| R5FSS1_INTRTR0_IN_131 | MCU_TIMER8_INTR_PEND_0 | 132 |
| R5FSS1_INTRTR0_IN_132 | MCU_TIMER9_INTR_PEND_0 | 133 |
| R5FSS1_INTRTR0_IN_133 | MCU_I2C0_POINTRPEND_0 | 134 |
| R5FSS1_INTRTR0_IN_134 | MCU_I2C1_POINTRPEND_0 | 135 |
| R5FSS1_INTRTR0_IN_135 | MCU_MCSPI0_INTR_SPI_0 | 136 |
| R5FSS1_INTRTR0_IN_136 | MCU_MCSPI1_INTR_SPI_0 | 137 |
| R5FSS1_INTRTR0_IN_137 | MCU_MCSPI2_INTR_SPI_0 | 138 |
| R5FSS1_INTRTR0_IN_138 | MCU_UART0_USART_IRQ_0 | 139 |
| R5FSS1_INTRTR0_IN_139 | MCU_I3C0_I3C_INT_0 | 140 |
| R5FSS1_INTRTR0_IN_140 | MCU_I3C1_I3C_INT_0 | 141 |
| R5FSS1_INTRTR0_IN_141 | MCU_FSS0_OSPI_0_OSPI_LVL_INTR_0 | 142 |
| R5FSS1_INTRTR0_IN_142 | MCU_FSS0_OSPI_1_OSPI_LVL_INTR_0 | 143 |
| R5FSS1_INTRTR0_IN_143 | MCU_FSS0_HYPERBUS1P0_0_HPB_INTR_0 | 144 |
| R5FSS1_INTRTR0_IN_144 | MCU_FSS0_FSAS_0_OTFE_INTR_ERR_PEND_0 | 145 |
| R5FSS1_INTRTR0_IN_145 | MCU_FSS0_FSAS_0_ECC_INTR_ERR_PEND_0 | 146 |
| R5FSS1_INTRTR0_IN_146 | MCU_SA2_UL0_SA_UL_PKA_0 | 147 |
| R5FSS1_INTRTR0_IN_147 | MCU_SA2_UL0_SA_UL_TRNG_0 | 148 |
| R5FSS1_INTRTR0_IN_148 | MCU_ESM0_ESM_INT_LOW_LVL_0 | 149 |
| R5FSS1_INTRTR0_IN_149 | MCU_ESM0_ESM_INT_HI_LVL_0 | 150 |
| R5FSS1_INTRTR0_IN_150 | MCU_ESM0_ESM_INT_CFG_LVL_0 | 151 |
| R5FSS1_INTRTR0_IN_151 | MCU_CTRL_MMR0_ACCESS_ERR_0 | 152 |
| R5FSS1_INTRTR0_IN_152 | MCU_CBASS0_LPSC_MCU_COMMON_ERR_INTR_0 | 153 |
| R5FSS1_INTRTR0_IN_153 | GLUELOGIC_DBG_CBASS_INTR_OR_GLUE_DBG_CBASS_AGG_ERR_INTR_0 | 154 |
| R5FSS1_INTRTR0_IN_154 | GLUELOGIC_FW_CBASS_INTR_OR_GLUE_FW_CBASS_AGG_ERR_INTR_0 | 155 |
| R5FSS1_INTRTR0_IN_156 | WKUP_CBASS0_LPSC_WKUP_COMMON_ERR_INTR_0 | 157 |
| R5FSS1_INTRTR0_IN_157 | WKUP_I2C0_POINTRPEND_0 | 158 |
| R5FSS1_INTRTR0_IN_158 | WKUP_UART0_USART_IRQ_0 | 159 |
| R5FSS1_INTRTR0_IN_159 | WKUP_GPIOMUX_INTRTR0_OUTP_16 | 160 |
| R5FSS1_INTRTR0_IN_160 | WKUP_GPIOMUX_INTRTR0_OUTP_17 | 161 |
| R5FSS1_INTRTR0_IN_161 | WKUP_GPIOMUX_INTRTR0_OUTP_18 | 162 |
| R5FSS1_INTRTR0_IN_162 | WKUP_GPIOMUX_INTRTR0_OUTP_19 | 163 |
| R5FSS1_INTRTR0_IN_163 | WKUP_GPIOMUX_INTRTR0_OUTP_20 | 164 |
| R5FSS1_INTRTR0_IN_164 | WKUP_GPIOMUX_INTRTR0_OUTP_21 | 165 |
| R5FSS1_INTRTR0_IN_165 | WKUP_GPIOMUX_INTRTR0_OUTP_22 | 166 |
| R5FSS1_INTRTR0_IN_166 | WKUP_GPIOMUX_INTRTR0_OUTP_23 | 167 |
| R5FSS1_INTRTR0_IN_167 | WKUP_GPIOMUX_INTRTR0_OUTP_24 | 168 |
| R5FSS1_INTRTR0_IN_168 | WKUP_GPIOMUX_INTRTR0_OUTP_25 | 169 |
| R5FSS1_INTRTR0_IN_169 | WKUP_GPIOMUX_INTRTR0_OUTP_26 | 170 |
| R5FSS1_INTRTR0_IN_170 | WKUP_GPIOMUX_INTRTR0_OUTP_27 | 171 |
| R5FSS1_INTRTR0_IN_171 | WKUP_GPIOMUX_INTRTR0_OUTP_28 | 172 |
| R5FSS1_INTRTR0_IN_172 | WKUP_GPIOMUX_INTRTR0_OUTP_29 | 173 |
| R5FSS1_INTRTR0_IN_173 | WKUP_GPIOMUX_INTRTR0_OUTP_30 | 174 |
| R5FSS1_INTRTR0_IN_174 | WKUP_GPIOMUX_INTRTR0_OUTP_31 | 175 |
| R5FSS1_INTRTR0_IN_175 | CCDEBUGSS0_AQCMPINTR_LEVEL_0 | 176 |
| R5FSS1_INTRTR0_IN_176 | DEBUGSS0_AQCMPINTR_LEVEL_0 | 177 |
| R5FSS1_INTRTR0_IN_177 | DEBUGSS1_AQCMPINTR_LEVEL_0 | 178 |
| R5FSS1_INTRTR0_IN_178 | C66DEBUGSS0_AQCMPINTR_LEVEL_0 | 179 |
| R5FSS1_INTRTR0_IN_179 | DEBUGSS0_CTM_LEVEL_0 | 180 |
| R5FSS1_INTRTR0_IN_180 | DEBUGSS1_CTM_LEVEL_0 | 181 |
| R5FSS1_INTRTR0_IN_181 | C66DEBUGSS1_AQCMPINTR_LEVEL_0 | 182 |
| R5FSS1_INTRTR0_IN_182 | I2C2_POINTRPEND_0 | 183 |
| R5FSS1_INTRTR0_IN_183 | I2C3_POINTRPEND_0 | 184 |
| R5FSS1_INTRTR0_IN_184 | I2C4_POINTRPEND_0 | 185 |
| R5FSS1_INTRTR0_IN_185 | I2C5_POINTRPEND_0 | 186 |
| R5FSS1_INTRTR0_IN_186 | I2C6_POINTRPEND_0 | 187 |
| R5FSS1_INTRTR0_IN_187 | UART3_USART_IRQ_0 | 188 |
| R5FSS1_INTRTR0_IN_188 | UART4_USART_IRQ_0 | 189 |
| R5FSS1_INTRTR0_IN_189 | UART5_USART_IRQ_0 | 190 |
| R5FSS1_INTRTR0_IN_190 | UART6_USART_IRQ_0 | 191 |
| R5FSS1_INTRTR0_IN_191 | UART7_USART_IRQ_0 | 192 |
| R5FSS1_INTRTR0_IN_192 | UART8_USART_IRQ_0 | 193 |
| R5FSS1_INTRTR0_IN_193 | UART9_USART_IRQ_0 | 194 |
| R5FSS1_INTRTR0_IN_194 | MCSPI2_INTR_SPI_0 | 195 |
| R5FSS1_INTRTR0_IN_195 | MCSPI3_INTR_SPI_0 | 196 |
| R5FSS1_INTRTR0_IN_196 | MCSPI4_INTR_SPI_0 | 197 |
| R5FSS1_INTRTR0_IN_197 | MCSPI5_INTR_SPI_0 | 198 |
| R5FSS1_INTRTR0_IN_198 | MCSPI6_INTR_SPI_0 | 199 |
| R5FSS1_INTRTR0_IN_199 | MCSPI7_INTR_SPI_0 | 200 |
| R5FSS1_INTRTR0_IN_200 | I3C0_I3C_INT_0 | 201 |
| R5FSS1_INTRTR0_IN_202 | AASRC0_ERR_LEVEL_0 | 203 |
| R5FSS1_INTRTR0_IN_203 | AASRC0_INFIFO_LEVEL_0 | 204 |
| R5FSS1_INTRTR0_IN_204 | AASRC0_INGROUP_LEVEL_0 | 205 |
| R5FSS1_INTRTR0_IN_205 | AASRC0_OUTFIFO_LEVEL_0 | 206 |
| R5FSS1_INTRTR0_IN_206 | AASRC0_OUTGROUP_LEVEL_0 | 207 |
| R5FSS1_INTRTR0_IN_207 | MCASP2_XMIT_INTR_PEND_0 | 208 |
| R5FSS1_INTRTR0_IN_208 | MCASP2_REC_INTR_PEND_0 | 209 |
| R5FSS1_INTRTR0_IN_209 | MCASP3_XMIT_INTR_PEND_0 | 210 |
| R5FSS1_INTRTR0_IN_210 | MCASP3_REC_INTR_PEND_0 | 211 |
| R5FSS1_INTRTR0_IN_211 | MCASP4_XMIT_INTR_PEND_0 | 212 |
| R5FSS1_INTRTR0_IN_212 | MCASP4_REC_INTR_PEND_0 | 213 |
| R5FSS1_INTRTR0_IN_213 | MCASP5_XMIT_INTR_PEND_0 | 214 |
| R5FSS1_INTRTR0_IN_214 | MCASP5_REC_INTR_PEND_0 | 215 |
| R5FSS1_INTRTR0_IN_215 | MCASP6_XMIT_INTR_PEND_0 | 216 |
| R5FSS1_INTRTR0_IN_216 | MCASP6_REC_INTR_PEND_0 | 217 |
| R5FSS1_INTRTR0_IN_217 | MCASP7_XMIT_INTR_PEND_0 | 218 |
| R5FSS1_INTRTR0_IN_218 | MCASP7_REC_INTR_PEND_0 | 219 |
| R5FSS1_INTRTR0_IN_219 | MCASP8_XMIT_INTR_PEND_0 | 220 |
| R5FSS1_INTRTR0_IN_220 | MCASP8_REC_INTR_PEND_0 | 221 |
| R5FSS1_INTRTR0_IN_221 | MCASP9_XMIT_INTR_PEND_0 | 222 |
| R5FSS1_INTRTR0_IN_222 | MCASP9_REC_INTR_PEND_0 | 223 |
| R5FSS1_INTRTR0_IN_223 | MCASP10_XMIT_INTR_PEND_0 | 224 |
| R5FSS1_INTRTR0_IN_224 | MCASP10_REC_INTR_PEND_0 | 225 |
| R5FSS1_INTRTR0_IN_225 | MCASP11_XMIT_INTR_PEND_0 | 226 |
| R5FSS1_INTRTR0_IN_226 | MCASP11_REC_INTR_PEND_0 | 228 |
| R5FSS1_INTRTR0_IN_228 | GPMC0_GPMC_SINTERRUPT_0 | 229 |
| R5FSS1_INTRTR0_IN_229 | ELM0_ELM_POROCPSINTERRUPT_LVL_0 | 230 |
| R5FSS1_INTRTR0_IN_230 | USB0_OTGIRQ_0 | 231 |
| R5FSS1_INTRTR0_IN_231 | USB0_IRQ_0 | 232 |
| R5FSS1_INTRTR0_IN_232 | USB0_IRQ_1 | 233 |
| R5FSS1_INTRTR0_IN_233 | USB0_IRQ_2 | 234 |
| R5FSS1_INTRTR0_IN_234 | USB0_IRQ_3 | 235 |
| R5FSS1_INTRTR0_IN_235 | USB0_IRQ_4 | 236 |
| R5FSS1_INTRTR0_IN_236 | USB0_IRQ_5 | 237 |
| R5FSS1_INTRTR0_IN_237 | USB0_IRQ_6 | 238 |
| R5FSS1_INTRTR0_IN_238 | USB0_IRQ_7 | 239 |
| R5FSS1_INTRTR0_IN_239 | TIMER0_INTR_PEND_0 | 240 |
| R5FSS1_INTRTR0_IN_240 | TIMER1_INTR_PEND_0 | 241 |
| R5FSS1_INTRTR0_IN_241 | TIMER2_INTR_PEND_0 | 242 |
| R5FSS1_INTRTR0_IN_242 | TIMER3_INTR_PEND_0 | 243 |
| R5FSS1_INTRTR0_IN_243 | TIMER4_INTR_PEND_0 | 244 |
| R5FSS1_INTRTR0_IN_244 | TIMER5_INTR_PEND_0 | 245 |
| R5FSS1_INTRTR0_IN_245 | TIMER6_INTR_PEND_0 | 246 |
| R5FSS1_INTRTR0_IN_246 | TIMER7_INTR_PEND_0 | 247 |
| R5FSS1_INTRTR0_IN_247 | TIMER8_INTR_PEND_0 | 248 |
| R5FSS1_INTRTR0_IN_248 | TIMER9_INTR_PEND_0 | 249 |
| R5FSS1_INTRTR0_IN_249 | TIMER10_INTR_PEND_0 | 250 |
| R5FSS1_INTRTR0_IN_250 | TIMER11_INTR_PEND_0 | 251 |
| R5FSS1_INTRTR0_IN_251 | PCIE1_PCIE_LEGACY_PULSE_0 | 252 |
| R5FSS1_INTRTR0_IN_252 | PCIE1_PCIE_DOWNSTREAM_PULSE_0 | 253 |
| R5FSS1_INTRTR0_IN_253 | PCIE1_PCIE_FLR_PULSE_0 | 254 |
| R5FSS1_INTRTR0_IN_254 | PCIE1_PCIE_PHY_LEVEL_0 | 255 |
| R5FSS1_INTRTR0_IN_255 | PCIE1_PCIE_LOCAL_LEVEL_0 | 256 |
| R5FSS1_INTRTR0_IN_256 | PCIE1_PCIE_ERROR_PULSE_0 | 257 |
| R5FSS1_INTRTR0_IN_257 | PCIE1_PCIE_LINK_STATE_PULSE_0 | 258 |
| R5FSS1_INTRTR0_IN_258 | PCIE1_PCIE_PWR_STATE_PULSE_0 | 259 |
| R5FSS1_INTRTR0_IN_259 | PCIE1_PCIE_PTM_VALID_PULSE_0 | 260 |
| R5FSS1_INTRTR0_IN_260 | PCIE1_PCIE_HOT_RESET_PULSE_0 | 261 |
| R5FSS1_INTRTR0_IN_261 | PCIE1_PCIE_CPTS_PEND_0 | 262 |
| R5FSS1_INTRTR0_IN_263 | DDR0_DDRSS_CONTROLLER_0 | 264 |
| R5FSS1_INTRTR0_IN_264 | DDR0_DDRSS_V2A_OTHER_ERR_LVL_0 | 265 |
| R5FSS1_INTRTR0_IN_265 | DDR0_DDRSS_HS_PHY_GLOBAL_ERROR_0 | 266 |
| R5FSS1_INTRTR0_IN_266 | DDR0_DDRSS_PLL_FREQ_CHANGE_REQ_0 | 267 |
| R5FSS1_INTRTR0_IN_267 | CSI_TX_IF0_CSI_INTERRUPT_0 | 268 |
| R5FSS1_INTRTR0_IN_268 | CSI_TX_IF0_CSI_LEVEL_0 | 269 |
| R5FSS1_INTRTR0_IN_275 | VPFE0_CCDC_INTR_PEND_0 | 276 |
| R5FSS1_INTRTR0_IN_276 | VPFE0_RAT_EXP_INTR_0 | 277 |
| R5FSS1_INTRTR0_IN_278 | WKUP_DMSC0_RAT_0_EXP_INTR_0 | 279 |
| R5FSS1_INTRTR0_IN_279 | DCC0_INTR_DONE_LEVEL_0 | 280 |
| R5FSS1_INTRTR0_IN_280 | DCC1_INTR_DONE_LEVEL_0 | 281 |
| R5FSS1_INTRTR0_IN_281 | DCC2_INTR_DONE_LEVEL_0 | 282 |
| R5FSS1_INTRTR0_IN_282 | DCC3_INTR_DONE_LEVEL_0 | 283 |
| R5FSS1_INTRTR0_IN_283 | DCC4_INTR_DONE_LEVEL_0 | 284 |
| R5FSS1_INTRTR0_IN_284 | DCC5_INTR_DONE_LEVEL_0 | 285 |
| R5FSS1_INTRTR0_IN_285 | DCC6_INTR_DONE_LEVEL_0 | 286 |
| R5FSS1_INTRTR0_IN_286 | DCC7_INTR_DONE_LEVEL_0 | 287 |
| R5FSS1_INTRTR0_IN_287 | CMPEVENT_INTRTR0_OUTP_0 | 288 |
| R5FSS1_INTRTR0_IN_288 | CMPEVENT_INTRTR0_OUTP_1 | 289 |
| R5FSS1_INTRTR0_IN_289 | CMPEVENT_INTRTR0_OUTP_2 | 290 |
| R5FSS1_INTRTR0_IN_290 | CMPEVENT_INTRTR0_OUTP_3 | 291 |
| R5FSS1_INTRTR0_IN_291 | CMPEVENT_INTRTR0_OUTP_4 | 292 |
| R5FSS1_INTRTR0_IN_292 | CMPEVENT_INTRTR0_OUTP_5 | 293 |
| R5FSS1_INTRTR0_IN_293 | CMPEVENT_INTRTR0_OUTP_6 | 294 |
| R5FSS1_INTRTR0_IN_294 | CMPEVENT_INTRTR0_OUTP_7 | 295 |
| R5FSS1_INTRTR0_IN_295 | CMPEVENT_INTRTR0_OUTP_8 | 296 |
| R5FSS1_INTRTR0_IN_296 | CMPEVENT_INTRTR0_OUTP_9 | 297 |
| R5FSS1_INTRTR0_IN_297 | CMPEVENT_INTRTR0_OUTP_10 | 298 |
| R5FSS1_INTRTR0_IN_298 | CMPEVENT_INTRTR0_OUTP_11 | 299 |
| R5FSS1_INTRTR0_IN_299 | CMPEVENT_INTRTR0_OUTP_12 | 300 |
| R5FSS1_INTRTR0_IN_300 | CMPEVENT_INTRTR0_OUTP_13 | 301 |
| R5FSS1_INTRTR0_IN_301 | CMPEVENT_INTRTR0_OUTP_14 | 302 |
| R5FSS1_INTRTR0_IN_302 | CMPEVENT_INTRTR0_OUTP_15 | 303 |
| R5FSS1_INTRTR0_IN_303 | DCC8_INTR_DONE_LEVEL_0 | 304 |
| R5FSS1_INTRTR0_IN_304 | DCC9_INTR_DONE_LEVEL_0 | 305 |
| R5FSS1_INTRTR0_IN_305 | DCC10_INTR_DONE_LEVEL_0 | 306 |
| R5FSS1_INTRTR0_IN_306 | DCC11_INTR_DONE_LEVEL_0 | 307 |
| R5FSS1_INTRTR0_IN_307 | DCC12_INTR_DONE_LEVEL_0 | 308 |
| R5FSS1_INTRTR0_IN_309 | MMCSD1_EMMCSDSS_INTR_0 | 310 |
| R5FSS1_INTRTR0_IN_310 | MMCSD2_EMMCSDSS_INTR_0 | 311 |
| R5FSS1_INTRTR0_IN_311 | UFS0_UFS_INTR_0 | 312 |
| R5FSS1_INTRTR0_IN_313 | SA2_UL0_SA_UL_PKA_0 | 314 |
| R5FSS1_INTRTR0_IN_314 | SA2_UL0_SA_UL_TRNG_0 | 315 |
| R5FSS1_INTRTR0_IN_315 | ECAP0_ECAP_INT_0 | 316 |
| R5FSS1_INTRTR0_IN_316 | ECAP1_ECAP_INT_0 | 317 |
| R5FSS1_INTRTR0_IN_317 | ECAP2_ECAP_INT_0 | 318 |
| R5FSS1_INTRTR0_IN_318 | GLUELOGIC_SOCA_INT_GLUE_SOCA_INT_0 | 319 |
| R5FSS1_INTRTR0_IN_319 | GLUELOGIC_SOCB_INT_GLUE_SOCB_INT_0 | 320 |
| R5FSS1_INTRTR0_IN_322 | USB0_HOST_SYSTEM_ERROR_0 | 323 |
| R5FSS1_INTRTR0_IN_324 | CBASS_INFRA0_DEFAULT_ERR_INTR_0 | 325 |
| R5FSS1_INTRTR0_IN_326 | CTRL_MMR0_ACCESS_ERR_0 | 327 |
| R5FSS1_INTRTR0_IN_327 | WKUP_VTM0_THERM_LVL_GT_TH1_INTR_0 | 328 |
| R5FSS1_INTRTR0_IN_328 | WKUP_VTM0_THERM_LVL_GT_TH2_INTR_0 | 329 |
| R5FSS1_INTRTR0_IN_329 | WKUP_VTM0_THERM_LVL_LT_TH0_INTR_0 | 330 |
| R5FSS1_INTRTR0_IN_331 | COMPUTE_CLUSTER0_GIC_OUTPUT_WAKER_GIC_PWR0_WAKE_REQUEST_0 | 332 |
| R5FSS1_INTRTR0_IN_332 | COMPUTE_CLUSTER0_GIC_OUTPUT_WAKER_GIC_PWR0_WAKE_REQUEST_1 | 333 |
| R5FSS1_INTRTR0_IN_335 | MCU_MCAN0_MCANSS_MCAN_LVL_INT_0 | 336 |
| R5FSS1_INTRTR0_IN_336 | MCU_MCAN0_MCANSS_MCAN_LVL_INT_1 | 337 |
| R5FSS1_INTRTR0_IN_337 | MCU_MCAN0_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | 338 |
| R5FSS1_INTRTR0_IN_338 | MCU_MCAN1_MCANSS_MCAN_LVL_INT_0 | 339 |
| R5FSS1_INTRTR0_IN_339 | MCU_MCAN1_MCANSS_MCAN_LVL_INT_1 | 340 |
| R5FSS1_INTRTR0_IN_340 | MCU_MCAN1_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 | 341 |