Instantiated in MAIN domain two Universal Serial Bus (USB) subsystems with integrated PHY have the following main features:
- Dual-Role Device (DRD) capability
- Support of USB2.0 (up to 480 Mbps) standard
- Support of USB3.0 (5 Gbps) standard
- Support of Peripheral (aka Device) mode at Super Speed (SS at 5 Gbps), High Speed (HS at 480 Mbps), and Full Speed (FS at 12 Mbps)
- Support of Host mode at SS (5 Gbps), HS (480 Mbps), FS (12 Mbps), and Low Speed (LS at 1.5 Mbps)
- Support of static peripheral and static host operations
- Support of Host Negotiation Protocol (HNP)
- Support of USB3 low power protocol states (U0, U1, U2, and U3)
- USB Type-C connector with internal data lane swapping
- Each USB instance contains a single xHCI compliant with xHCI 1.0 specification with internal DMA controller
- Shared SerDes for USB 3.0 operation
- ECC on internal RAMs
- Embedded USB 2.0 PHY:
- Fully compliant with UTMI+ Level 3 specification revision 1.0
- Supports HS, FS and LS data rates
- Charger Downstream Port (CDP) as per Battery Charging Specification, Revision 1.2
- Supports USB low-power states: suspend and link power management (LPM)
- Supports multiple reference clocks for PLL
- Supports PLL standalone and bypass features