SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 9-45 shows the mapping of events to the GIC500 PPI inputs. There are 16 PPI events per A72 core.
PPI events can be configured for either low-level (default) or high-pulse operation.
PPI events represent events 16-31 of each A72 core.
| Interrupt Input Line | Interrupt ID | Interrupt Name |
|---|---|---|
| PPI events for A72SS0_CORE0 | ||
| GIC500_PPI0_0_IN_16 | 16 | GLUELOGIC_A72_IPC_INTR_GLUE_IIPC_INTR_Z_8_0 |
| GIC500_PPI0_0_IN_22 | 22 | A72SS0_COMMIRQ0_0 |
| GIC500_PPI0_0_IN_23 | 23 | A72SS0_PMUIRQ0_0 |
| GIC500_PPI0_0_IN_24 | 24 | A72SS0_CTIIRQ0_0 |
| GIC500_PPI0_0_IN_25 | 25 | A72SS0_VCPUMNTIRQ0_0 |
| GIC500_PPI0_0_IN_26 | 26 | A72SS0_CNTHPIRQ0_0 |
| GIC500_PPI0_0_IN_27 | 27 | A72SS0_CNTVIRQ0_0 |
| GIC500_PPI0_0_IN_29 | 29 | A72SS0_CNTPSIRQ0_0 |
| GIC500_PPI0_0_IN_30 | 30 | A72SS0_CNTPNSIRQ0_0 |
| PPI events for A72SS0_CORE1 | ||
| GIC500_PPI0_1_IN_16 | 16 | GLUELOGIC_A72_IPC_INTR_GLUE_IIPC_INTR_Z_9_0 |
| GIC500_PPI0_1_IN_22 | 22 | A72SS0_COMMIRQ1_0 |
| GIC500_PPI0_1_IN_23 | 23 | A72SS0_PMUIRQ1_0 |
| GIC500_PPI0_1_IN_24 | 24 | A72SS0_CTIIRQ1_0 |
| GIC500_PPI0_1_IN_25 | 25 | A72SS0_VCPUMNTIRQ1_0 |
| GIC500_PPI0_1_IN_26 | 26 | A72SS0_CNTHPIRQ1_0 |
| GIC500_PPI0_1_IN_27 | 27 | A72SS0_CNTVIRQ1_0 |
| GIC500_PPI0_1_IN_29 | 29 | A72SS0_CNTPSIRQ1_0 |
| GIC500_PPI0_1_IN_30 | 30 | A72SS0_CNTPNSIRQ1_0 |