SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 9-6 shows the GPIOMUX_INTRTR0 integration.
Figure 9-6 GPIOMUX_INTRTR0 IntegrationTable 9-18 through Table 9-20 summarize the GPIOMUX_INTRTR0 integration.
| Module Instance | Attributes | |||
| Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
| GPIOMUX_INTRTR0 | PSC0 | PD0 | LPSC0 | CBASS0 |
| Clocks | ||||
| Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
| GPIOMUX_INTRTR0 | GPIOMUX_INTRTR0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | Module functional and interface clock |
| Resets | ||||
| Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
| GPIOMUX_INTRTR0 | GPIOMUX_INTRTR0_RST | MOD_G_RST | LPSC0 | Module hardware reset |
| Interrupt Requests | |||||
| Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
| GPIOMUX_INTRTR0 | GPIOMUX_INTRTR0_OUTP_[63:8] | GIC500_SPI_IN_[447:392] | COMPUTE_CLUSTER0 | Module interrupt outputs | Pulse |
| GPIOMUX_INTRTR0_OUTP_[31:16] | R5FSS0_CORE0_INTR_IN_[191:176] | R5FSS0_CORE0 | |||
| R5FSS0_CORE1_INTR_IN_[191:176] | R5FSS0_CORE1 | ||||
| R5FSS1_CORE0_INTR_IN_[191:176] | R5FSS1_CORE0 | ||||
| R5FSS1_CORE1_INTR_IN_[191:176] | R5FSS1_CORE1 | ||||
| GPIOMUX_INTRTR0_OUTP_[15:0] | R5FSS0_INTRTR0_IN_[82:67] | R5FSS0_INTRTR0 | |||
| R5FSS1_INTRTR0_IN_[82:67] | R5FSS1_INTRTR0 | ||||
| GPIOMUX_INTRTR0_OUTP_[63:40] | C66SS0_INTRTR0_IN_[150:127] | C66SS0_INTRTR0 | |||
| C66SS1_INTRTR0_IN_[150:127] | C66SS1_INTRTR0 | ||||
| GPIOMUX_INTRTR0_OUTP_[39:32] | C66SS0_INTRTR0_IN_[397:390] | C66SS0_INTRTR0 | |||
| C66SS1_INTRTR0_IN_[397:390] | C66SS1_INTRTR0 | ||||
| GPIOMUX_INTRTR0_OUTP_[57:52] | PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ[5:0] | PRU_ICSSG0_PR1_IEP0 | |||
| PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ[5:0] | PRU_ICSSG1_PR1_IEP0 | ||||
| GPIOMUX_INTRTR0_OUTP_[63:58] | PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ[5:0] | PRU_ICSSG0_PR1_IEP1 | |||
| PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ[5:0] | PRU_ICSSG1_PR1_IEP1 | ||||
| GPIOMUX_INTRTR0_OUTP_[31:0] | MAIN2MCU_PLS_INTRTR0_IN_[94:63] | MAIN2MCU_PLS_INTRTR0 | |||
| GPIOMUX_INTRTR0_OUTP_[7:0] | ESM0_PLS_IN_[639:632] | ESM0 | |||
Table 9-20 lists only the GPIOMUX_INTRTR0 interrupt outputs. The mapping of interrupt sources to GPIOMUX_INTRTR0 interrupt inputs is presented in Section 9.4.3.16.