SPRUIU1C July   2020  – February 2024 DRA821U , DRA821U-Q1

 

  1.   1
  2.   Read This First
    1.     About This Manual
    2.     Related Documentation From Texas Instruments
    3.     Support Resources
    4.     Glossary
    5.     Export Control Notice
    6.     Trademarks
  3. Introduction
    1. 1.1 Device Overview
    2. 1.2 Device Block Diagram
    3. 1.3 Device Main Domain
      1. 1.3.1  Arm Cortex-A72 Subsystem
      2. 1.3.2  Arm Cortex-R5F Processor
      3. 1.3.3  Navigator Subsystem
      4. 1.3.4  Region-based Address Translation Module
      5. 1.3.5  Multicore Shared Memory Controller
      6. 1.3.6  DDR Subsystem
      7. 1.3.7  General Purpose Input/Output Interface
      8. 1.3.8  Inter-Integrated Circuit Interface
      9. 1.3.9  Improved Inter-Integrated Circuit Interface
      10. 1.3.10 Multi-channel Serial Peripheral Interface
      11. 1.3.11 Universal Asynchronous Receiver/Transmitter
      12. 1.3.12 Gigabit Ethernet Switch
      13. 1.3.13 Peripheral Component Interconnect Express Subsystem
      14. 1.3.14 Universal Serial Bus (USB) Subsystem
      15. 1.3.15 SerDes
      16. 1.3.16 General Purpose Memory Controller with Error Location Module
      17. 1.3.17 Multimedia Card/Secure Digital Interface
      18. 1.3.18 Enhanced Capture Module
      19. 1.3.19 Enhanced Pulse-Width Modulation Module
      20. 1.3.20 Enhanced Quadrature Encoder Pulse Module
      21. 1.3.21 Controller Area Network
      22. 1.3.22 Audio Tracking Logic
      23. 1.3.23 Multi-channel Audio Serial Port
      24. 1.3.24 Timers
      25. 1.3.25 Internal Diagnostics Modules
    4. 1.4 Device MCU Domain
      1. 1.4.1  MCU Arm Cortex-R5F Processor
      2. 1.4.2  MCU Region-based Address Translation Module
      3. 1.4.3  MCU Navigator Subsystem
      4. 1.4.4  MCU Analog-to-Digital Converter
      5. 1.4.5  MCU Inter-Integrated Circuit Interface
      6. 1.4.6  MCU Improved Inter-Integrated Circuit Interface
      7. 1.4.7  MCU Multi-channel Serial Peripheral Interface
      8. 1.4.8  MCU Universal Asynchronous Receiver/Transmitter
      9. 1.4.9  MCU Gigabit Ethernet Switch
      10. 1.4.10 MCU Octal Serial Peripheral Interface and HyperBus Memory Controller as a Flash Subsystem
      11. 1.4.11 MCU Controller Area Network
      12. 1.4.12 MCU Timers
      13. 1.4.13 MCU Internal Diagnostics Modules
    5. 1.5 Device WKUP Domain
      1. 1.5.1 WKUP Device Management and Security Controller
      2. 1.5.2 WKUP General Purpose Input/Output Interface
      3. 1.5.3 WKUP Inter-Integrated Circuit Interface
      4. 1.5.4 WKUP Universal Asynchronous Receiver/Transmitter
      5. 1.5.5 WKUP Internal Diagnostics Modules
    6. 1.6 Device Identification
  4. Memory Map
    1. 2.1 MAIN Domain Memory Map
    2. 2.2 MCU Domain Memory Map
    3. 2.3 WKUP Domain Memory Map
    4. 2.4 Processors View Memory Map
    5. 2.5 Region-based Address Translation
  5. System Interconnect
    1. 3.1 System Interconnect Overview
    2. 3.2 System Interconnect Integration
      1. 3.2.1 Interconnect Integration in WKUP Domain
      2. 3.2.2 Interconnect Integration in MCU Domain
      3. 3.2.3 Interconnect Integration in MAIN Domain
    3. 3.3 System Interconnect Functional Description
      1. 3.3.1 Master-Slave Connections
      2. 3.3.2 Quality of Service (QoS)
      3. 3.3.3 Route ID
      4. 3.3.4 Initiator-Side Security Controls and Firewalls
        1. 3.3.4.1 Initiator-Side Security Controls (ISC)
          1. 3.3.4.1.1 Special System Level Priv-ID
          2. 3.3.4.1.2 Priv ID and ISC Assignment
        2. 3.3.4.2 Firewalls (FW)
          1. 3.3.4.2.1 Peripheral Firewalls (FW)
          2. 3.3.4.2.2 Memory or Region-based Firewalls
            1. 3.3.4.2.2.1 Region Based Firewall Functional Description
          3. 3.3.4.2.3 Channelized Firewalls
            1. 3.3.4.2.3.1 Channelized Firewall Functional Description
      5. 3.3.5 Null Error Reporting
      6. 3.3.6 VBUSM_TIMEOUT_GASKET (MCU_TIMEOUT_64B2)
        1. 3.3.6.1 Overview and Feature List
          1. 3.3.6.1.1 Features Supported
          2. 3.3.6.1.2 Features Not Supported
        2. 3.3.6.2 Functional Description
          1. 3.3.6.2.1 Functional Operation
            1. 3.3.6.2.1.1  Overview
            2. 3.3.6.2.1.2  FIFOs
            3. 3.3.6.2.1.3  ID Allocator
            4. 3.3.6.2.1.4  Timer
            5. 3.3.6.2.1.5  Timeout Queue
            6. 3.3.6.2.1.6  Write Scoreboard
            7. 3.3.6.2.1.7  Read Scoreboard
            8. 3.3.6.2.1.8  Flush Mode
            9. 3.3.6.2.1.9  Flushing
            10. 3.3.6.2.1.10 Timeout Error Reporting
            11. 3.3.6.2.1.11 Command Timeout Error Reporting
            12. 3.3.6.2.1.12 Unexpected Response Reporting
            13. 3.3.6.2.1.13 Latency and Stalls
            14. 3.3.6.2.1.14 Bypass
            15. 3.3.6.2.1.15 Safety
        3. 3.3.6.3 Interrupt Conditions
          1. 3.3.6.3.1 Transaction Error Interrupt
            1. 3.3.6.3.1.1 Transaction Timeout
            2. 3.3.6.3.1.2 Unexpected Response
            3. 3.3.6.3.1.3 Command Timeout
        4. 3.3.6.4 Memory Map
          1. 3.3.6.4.1  Revision Register (Base Address + 0x00)
          2. 3.3.6.4.2  Configuration Register (Base Address + 0x04)
          3. 3.3.6.4.3  Info Register (Base Address + 0x08)
          4. 3.3.6.4.4  Enable Register (Base Address + 0x0C)
          5. 3.3.6.4.5  Flush Register (Base Address + 0x10)
          6. 3.3.6.4.6  Timeout Value Register (Base Address + 0x14)
          7. 3.3.6.4.7  Timer Register (Base Address + 0x18)
          8. 3.3.6.4.8  Error Interrupt Raw Status/Set Register (Base Address + 0x20)
          9. 3.3.6.4.9  Error Interrupt Enabled Status/Clear Register (Base Address + 0x24)
          10. 3.3.6.4.10 Error Interrupt Mask Set Register (Base Address + 0x28)
          11. 3.3.6.4.11 Error Interrupt Mask Clear Register (Base Address + 0x2C)
          12. 3.3.6.4.12 Timeout Error Info Register (Base Address + 0x30)
          13. 3.3.6.4.13 Unexpected Response Info Register (Base Address + 0x34)
          14. 3.3.6.4.14 Error Transaction Valid/Dir/RouteID Register (Base Address + 0x38)
          15. 3.3.6.4.15 Error Transaction Tag/CommandID Register (Base Address + 0x3C)
          16. 3.3.6.4.16 Error Transaction Bytecnt Register (Base Address + 0x40)
          17. 3.3.6.4.17 Error Transaction Upper Address Register (Base Address + 0x44)
          18. 3.3.6.4.18 Error Transaction Lower Address Register (Base Address + 0x48)
        5. 3.3.6.5 Integration Overview
          1. 3.3.6.5.1 Parameterization Requirements
        6. 3.3.6.6 I/O Description
          1. 3.3.6.6.1 Clockstop Idle
          2. 3.3.6.6.2 Flush
          3. 3.3.6.6.3 Module I/O
        7. 3.3.6.7 User’s Guide
          1. 3.3.6.7.1 Programmer’s Guide
            1. 3.3.6.7.1.1 Initialization
            2. 3.3.6.7.1.2 Software Flush
      7. 3.3.7 Timeout Gasket (TOG)
    4. 3.4 System Interconnect Registers
      1. 3.4.1 QoS Registers
      2. 3.4.2 Firewall Exception Registers
      3. 3.4.3 Firewall Region Registers
      4. 3.4.4 Null Error Reporting Registers
  6. Initialization
    1. 4.1 Initialization Overview
      1. 4.1.1 ROM Code Overview
      2. 4.1.2 Bootloader Modes
      3. 4.1.3 Terminology
    2. 4.2 Boot Process
      1. 4.2.1 MCU ROM Code Architecture
        1. 4.2.1.1 Main Module
        2. 4.2.1.2 X509 Module
        3. 4.2.1.3 Buffer Manager Module
        4. 4.2.1.4 Log and Trace Module
        5. 4.2.1.5 System Module
        6. 4.2.1.6 Protocol Module
        7. 4.2.1.7 Driver Module
      2. 4.2.2 DMSC ROM Description
      3. 4.2.3 Boot Process Flow
      4. 4.2.4 MCU Only vs Normal Boot
    3. 4.3 Boot Mode Pins
      1. 4.3.1  MCU_BOOTMODE Pin Mapping
      2. 4.3.2  BOOTMODE Pin Mapping
        1. 4.3.2.1 Primary Boot Mode Selection
        2. 4.3.2.2 Backup Boot Mode Selection When MCU Only = 0
        3. 4.3.2.3 Primary Boot Mode Configuration
        4. 4.3.2.4 Backup Boot Mode Configuration
      3. 4.3.3  No-boot/Dev-boot Configuration
      4. 4.3.4  Hyperflash Boot Device Configuration
      5. 4.3.5  OSPI Boot Device Configuration
      6. 4.3.6  QSPI Boot Device Configuration
      7. 4.3.7  SPI Boot Device Configuration
      8. 4.3.8  xSPI Boot Device Configuration
      9. 4.3.9  I2C Boot Device Configuration
      10. 4.3.10 MMC/SD Card Boot Device Configuration
      11. 4.3.11 eMMC Boot Device Configuration
      12. 4.3.12 Ethernet Boot Device Configuration
      13. 4.3.13 USB Boot Device Configuration
      14. 4.3.14 PCIe Boot Device Configuration
      15. 4.3.15 UART Boot Device Configuration
      16. 4.3.16 PLL Configuration
        1. 4.3.16.1 MCU_PLL0, MCU_PLL2, Main PLL0, and Main PLL3
        2. 4.3.16.2 MCU_PLL1
        3. 4.3.16.3 Main PLL1
        4. 4.3.16.4 Main PLL2
        5. 4.3.16.5 HSDIV Values
        6. 4.3.16.6 190
    4. 4.4 Boot Parameter Tables
      1. 4.4.1  Common Header
      2. 4.4.2  PLL Setup
      3. 4.4.3  PCIe Boot Parameter Table
      4. 4.4.4  I2C Boot Parameter Table
      5. 4.4.5  OSPI/QSPI/SPI Boot Parameter Table
      6. 4.4.6  Ethernet Boot Parameter Table
      7. 4.4.7  USB Boot Parameter Table
      8. 4.4.8  MMCSD Boot Parameter Table
      9. 4.4.9  UART Boot Parameter Table
      10. 4.4.10 Hyperflash Boot Parameter Table
    5. 4.5 Boot Image Format
      1. 4.5.1 Overall Structure
      2. 4.5.2 X.509 Certificate
      3. 4.5.3 Organizational Identifier (OID)
      4. 4.5.4 X.509 Extensions Specific to Boot
        1. 4.5.4.1 Boot Info (OID 1.3.6.1.4.1.294.1.1)
        2. 4.5.4.2 Image Integrity (OID 1.3.6.1.4.1.294.1.2)
      5. 4.5.5 Extended Boot Info Extension
        1. 4.5.5.1 Impact on HS Device
        2. 4.5.5.2 Extended Boot Info Details
        3. 4.5.5.3 Certificate / Component Types
        4. 4.5.5.4 Extended Boot Encryption Info
        5. 4.5.5.5 Component Ordering
        6. 4.5.5.6 Memory Load Sections Overlap with Executable Components
        7. 4.5.5.7 Device Type and Extended Boot Extension
      6. 4.5.6 Generating X.509 Certificates
        1. 4.5.6.1 Key Generation
          1. 4.5.6.1.1 Degenerate RSA Keys
        2. 4.5.6.2 Configuration Script
      7. 4.5.7 Image Data
    6. 4.6 Boot Modes
      1. 4.6.1 I2C Bootloader Operation
        1. 4.6.1.1 I2C Initialization Process
          1. 4.6.1.1.1 Block Size
          2. 4.6.1.1.2 226
        2. 4.6.1.2 I2C Loading Process
          1. 4.6.1.2.1 Loading a Boot Image From EEPROM
      2. 4.6.2 SPI Bootloader Operation
        1. 4.6.2.1 SPI Initialization Process
        2. 4.6.2.2 SPI Loading Process
      3. 4.6.3 QSPI Bootloader Operation
        1. 4.6.3.1 QSPI Initialization Process
        2. 4.6.3.2 QSPI Loading Process
      4. 4.6.4 OSPI Bootloader Operation
        1. 4.6.4.1 OSPI Initialization Process
        2. 4.6.4.2 OSPI Loading Process
      5. 4.6.5 PCIe Bootloader Operation
        1. 4.6.5.1 PCIe Initialization Process
        2. 4.6.5.2 PCIe Loading Process
      6. 4.6.6 Ethernet Bootloader Operation
        1. 4.6.6.1 Ethernet Initialization Process
        2. 4.6.6.2 Ethernet Loading Process
          1. 4.6.6.2.1 Ethernet Boot Data Formats
            1. 4.6.6.2.1.1 Limitations
            2. 4.6.6.2.1.2 BOOTP Request
              1. 4.6.6.2.1.2.1 MAC Header (DIX)
              2. 4.6.6.2.1.2.2 IPv4 Header
              3. 4.6.6.2.1.2.3 UDP Header
              4. 4.6.6.2.1.2.4 BOOTP Payload
              5. 4.6.6.2.1.2.5 TFTP
        3. 4.6.6.3 Ethernet Hand Over Process
      7. 4.6.7 USB Bootloader Operation
        1. 4.6.7.1 USB-Specific Attributes
          1. 4.6.7.1.1 DFU Device Mode
      8. 4.6.8 MMCSD Bootloader Operation
      9. 4.6.9 UART Bootloader Operation
        1. 4.6.9.1 Initialization Process
        2. 4.6.9.2 UART Loading Process
          1. 4.6.9.2.1 UART XMODEM
        3. 4.6.9.3 UART Hand-Over Process
    7. 4.7 Boot Memory Maps
      1. 4.7.1 Memory Layout/MPU
      2. 4.7.2 Global Memory Addresses Used by ROM Code
      3. 4.7.3 Memory Reserved by ROM Code
  7. Device Configuration
    1. 5.1 Control Module (CTRL_MMR)
      1. 5.1.1 WKUP_CTRL_MMR0
        1. 5.1.1.1 WKUP_CTRL_MMR0 Overview
        2. 5.1.1.2 WKUP_CTRL_MMR0 Integration
        3. 5.1.1.3 WKUP_CTRL_MMR0 Functional Description
          1. 5.1.1.3.1 Description for WKUP_CTRL_MMR0 Register Types
            1. 5.1.1.3.1.1  Pad Configuration Registers
            2. 5.1.1.3.1.2  Kick Protection Registers
            3. 5.1.1.3.1.3  WKUP_CTRL_MMR0 Module Interrupts
            4. 5.1.1.3.1.4  Clock Selection Registers
            5. 5.1.1.3.1.5  Device Feature Registers
            6. 5.1.1.3.1.6  POK Module Registers
            7. 5.1.1.3.1.7  Power and Reset Related Registers
            8. 5.1.1.3.1.8  PRG Related Registers
            9. 5.1.1.3.1.9  Voltage Glitch Detect Control and Status Registers
            10. 5.1.1.3.1.10 I/O Debounce Control Registers
        4. 5.1.1.4 WKUP_CTRL_MMR0 Registers
      2. 5.1.2 MCU_CTRL_MMR0
        1. 5.1.2.1 MCU_CTRL_MMR0 Overview
        2. 5.1.2.2 MCU_CTRL_MMR0 Integration
        3. 5.1.2.3 MCU_CTRL_MMR0 Functional Description
          1. 5.1.2.3.1 Description for MCU_CTRL_MMR0 Register Types
            1. 5.1.2.3.1.1 Kick Protection Registers
            2. 5.1.2.3.1.2 MCU_CTRL_MMR0 Module Interrupts
            3. 5.1.2.3.1.3 Inter-processor Communication Registers
            4. 5.1.2.3.1.4 Timer I/O Muxing Control Registers
            5. 5.1.2.3.1.5 Clock Muxing and Division Registers
            6. 5.1.2.3.1.6 MCU_CPSW0 MAC Address Registers
        4. 5.1.2.4 MCU_CTRL_MMR0 Registers
        5. 5.1.2.5 MCU_SEC_MMR0_DBG_CTRL Registers
        6. 5.1.2.6 MCU_SEC_MMR0_BOOT_CTRL Registers
      3. 5.1.3 CTRL_MMR0
        1. 5.1.3.1 CTRL_MMR0 Overview
        2. 5.1.3.2 CTRL_MMR0 Integration
        3. 5.1.3.3 CTRL_MMR0 Functional Description
          1. 5.1.3.3.1 Description for CTRL_MMR0 Register Types
            1. 5.1.3.3.1.1  Pad Configuration Registers
            2. 5.1.3.3.1.2  Kick Protection Registers
            3. 5.1.3.3.1.3  CTRL_MMR0 Module Interrupts
            4. 5.1.3.3.1.4  Inter-processor Communication Registers
            5. 5.1.3.3.1.5  Timer I/O Muxing Control Registers
            6. 5.1.3.3.1.6  EHRPWM/EQEP Control and Status Registers
            7. 5.1.3.3.1.7  Clock Muxing and Division Registers
            8. 5.1.3.3.1.8  Ethernet Port Operation Control Registers
            9. 5.1.3.3.1.9  SERDES Lane Function Control Registers
            10. 5.1.3.3.1.10 DDRSS Dynamic Frequency Change Registers
        4. 5.1.3.4 CTRL_MMR0 Registers
        5. 5.1.3.5 SEC_MMR0_DBG_CTRL Registers
        6. 5.1.3.6 SEC_MMR0_BOOT_CTRL Registers
    2. 5.2 Power
      1. 5.2.1 Power Management Overview
      2. 5.2.2 Power Management Subsystems
        1. 5.2.2.1 Power Subsystems Overview
          1. 5.2.2.1.1 POK Overview
          2. 5.2.2.1.2 PRG / PRG_PP Overview
          3. 5.2.2.1.3 POR Overview
          4. 5.2.2.1.4 POK / PRG(_PP) /POR Overview
          5. 5.2.2.1.5 Timing
          6. 5.2.2.1.6 Restrictions
        2. 5.2.2.2 Power System Modules
          1. 5.2.2.2.1 Power OK (POK) Modules
            1. 5.2.2.2.1.1 POK Programming Model
              1. 5.2.2.2.1.1.1 POK Threshold Setting Programming Sequence
          2. 5.2.2.2.2 Power on Reset (POR) Module
            1. 5.2.2.2.2.1 POR Overview
            2. 5.2.2.2.2.2 POR Integration
            3. 5.2.2.2.2.3 POR Programming Model
          3. 5.2.2.2.3 PoR/Reset Generator (PRG_PP) Modules
            1. 5.2.2.2.3.1 PRG_PP Overview
            2. 5.2.2.2.3.2 PRG_PP Integration
            3. 5.2.2.2.3.3 PRG_PP Programming Model
          4. 5.2.2.2.4 Power Glitch Detect (PGD) Modules
          5. 5.2.2.2.5 Voltage and Thermal Manager (VTM)
            1. 5.2.2.2.5.1 VTM Overview
              1. 5.2.2.2.5.1.1 VTM Features
              2. 5.2.2.2.5.1.2 VTM Not Supported Features
            2. 5.2.2.2.5.2 VTM Integration
            3. 5.2.2.2.5.3 VTM Functional Description
              1. 5.2.2.2.5.3.1 VTM Temperature Status and Thermal Management
                1. 5.2.2.2.5.3.1.1 10-bit Temperature Values Versus Temperature
              2. 5.2.2.2.5.3.2 VTM Temperature Driven Alerts and Interrupts
              3. 5.2.2.2.5.3.3 VTM VID Voltage Domains
              4. 5.2.2.2.5.3.4 VTM Clocking
              5. 5.2.2.2.5.3.5 VTM Retention Interface
              6. 5.2.2.2.5.3.6 VTM ECC Aggregator
              7. 5.2.2.2.5.3.7 VTM Programming Model
                1. 5.2.2.2.5.3.7.1 VTM Maximum Temperature Outrange Alert
                2. 5.2.2.2.5.3.7.2 Temperature Monitor during Low Power Modes
                3. 5.2.2.2.5.3.7.3 Sensors Programming Sequences
              8. 5.2.2.2.5.3.8 AVS-Class0
          6. 5.2.2.2.6 Distributed Power Clock and Reset Controller (DPCR)
        3. 5.2.2.3 Power Control Modules
          1. 5.2.2.3.1 Power Sleep Controller and Local Power Sleep Controllers
            1. 5.2.2.3.1.1 PSC Terminology
            2. 5.2.2.3.1.2 PSC Features
            3. 5.2.2.3.1.3 PSC: Device Power-Management Layout
              1. 5.2.2.3.1.3.1 WKUP_PSC0 Device-Specific Information
              2. 5.2.2.3.1.3.2 PSC0 Device-Specific Information
              3. 5.2.2.3.1.3.3 LPSC Dependences Overview
            4. 5.2.2.3.1.4 PSC: Power Domain and Module States
              1. 5.2.2.3.1.4.1 Power Domain States
              2. 5.2.2.3.1.4.2 Module States
              3. 5.2.2.3.1.4.3 Local Reset
            5. 5.2.2.3.1.5 PSC: Executing State Transitions
              1. 5.2.2.3.1.5.1 Power Domain State Transitions
              2. 5.2.2.3.1.5.2 Module State Transitions
              3. 5.2.2.3.1.5.3 Concurrent Power Domain/Module State Transitions
              4. 5.2.2.3.1.5.4 Recommendations for Power Domain/Module Sequencing
            6. 5.2.2.3.1.6 PSC: Emulation Support in the PSC
            7. 5.2.2.3.1.7 PSC: A72SS, MSMC, MCU Cortex-R5F, C71SS0, and C66SS Subsystem Power-Up and Power-Down Sequences
              1. 5.2.2.3.1.7.1 ARMi_COREn Power State Transition
              2. 5.2.2.3.1.7.2 A72SS Power State Transition
              3. 5.2.2.3.1.7.3 GIC0 Sequencing to Support A72SS Power Management
              4. 5.2.2.3.1.7.4 MSMC0 Clkstop/Powerdown/Disconnect Sequencing
              5. 5.2.2.3.1.7.5 MCU Cortex-R5F Power Modes
          2. 5.2.2.3.2 Integrated Power Management (DMSC)
            1. 5.2.2.3.2.1 DMSC Power Management Overview
              1. 5.2.2.3.2.1.1 DMSC Power Management Features
      3. 5.2.3 Device Power States
        1. 5.2.3.1 Overview of Device Low-Power Modes
        2. 5.2.3.2 Voltage Domains
        3. 5.2.3.3 Power Domains
        4. 5.2.3.4 Clock Sources States
        5. 5.2.3.5 Wake-up Sources
        6. 5.2.3.6 Device Power States and Transitions
          1. 5.2.3.6.1 LPM Entry Sequences
          2. 5.2.3.6.2 LPM Exit Sequences
          3. 5.2.3.6.3 IO Retention
          4. 5.2.3.6.4 DDRSS Self-Refresh
      4. 5.2.4 Dynamic Power Management
        1. 5.2.4.1 AVS Support
        2. 5.2.4.2 Dynamic Frequency Scaling (DFS) Operations
      5. 5.2.5 Thermal Management
      6. 5.2.6 Registers
        1. 5.2.6.1 WKUP_VTM0 Registers
        2. 5.2.6.2 PSC Registers
    3. 5.3 Reset
      1. 5.3.1 Reset Overview
      2. 5.3.2 Reset Sources
      3. 5.3.3 Reset Status
      4. 5.3.4 Reset Control
      5. 5.3.5 BOOTMODE Pins
      6. 5.3.6 Reset Sequences
        1. 5.3.6.1 MCU_PORz Overview
        2. 5.3.6.2 MCU_PORz Sequence
        3. 5.3.6.3 MCU_RESETz Sequence
        4. 5.3.6.4 PORz Sequence
        5. 5.3.6.5 RESET_REQz Sequence
      7. 5.3.7 PLL Behavior on Reset
    4. 5.4 Clocking
      1. 5.4.1 Overview
      2. 5.4.2 Clock Inputs
        1. 5.4.2.1 Overview
        2. 5.4.2.2 Mapping of Clock Inputs
      3. 5.4.3 Clock Outputs
        1. 5.4.3.1 Observation Clock Pins
          1. 5.4.3.1.1 MCU_OBSCLK0 Pin
          2. 5.4.3.1.2 424
          3. 5.4.3.1.3 OBSCLK0, OBSCLK1, and OBSCLK2 Pins
        2. 5.4.3.2 System Clock Pins
          1. 5.4.3.2.1 MCU_SYSCLKOUT0
          2. 5.4.3.2.2 SYSCLKOUT0
      4. 5.4.4 Device Oscillators
        1. 5.4.4.1 Device Oscillators Integration
          1. 5.4.4.1.1 Oscillators with External Crystal
          2. 5.4.4.1.2 Internal RC Oscillator
        2. 5.4.4.2 Oscillator Clock Loss Detection
      5. 5.4.5 PLLs
        1. 5.4.5.1 WKUP and MCU Domains PLL Overview
        2. 5.4.5.2 MAIN Domain PLLs Overview
        3. 5.4.5.3 PLL Reference Clocks
          1. 5.4.5.3.1 PLLs in MCU Domain
          2. 5.4.5.3.2 PLLs in MAIN Domain
        4. 5.4.5.4 Generic PLL Overview
          1. 5.4.5.4.1 PLLs Output Clocks Parameters
            1. 5.4.5.4.1.1 PLLs Input Clocks
            2. 5.4.5.4.1.2 PLL Output Clocks
              1. 5.4.5.4.1.2.1 PLLTS16FFCLAFRAC2 Type Output Clocks
              2. 5.4.5.4.1.2.2 PLLTS16FFCLAFRACF Type Output Clocks
              3. 5.4.5.4.1.2.3 PLL Lock
              4. 5.4.5.4.1.2.4 HSDIVIDER
              5. 5.4.5.4.1.2.5 ICG Module
              6. 5.4.5.4.1.2.6 PLL Power Down
              7. 5.4.5.4.1.2.7 PLL Calibration
          2. 5.4.5.4.2 PLL Spread Spectrum Modulation Module
            1. 5.4.5.4.2.1 Definition of SSMOD
            2. 5.4.5.4.2.2 SSMOD Configuration
        5. 5.4.5.5 PLLs Device-Specific Information
          1. 5.4.5.5.1 SSMOD Related Bitfields Table
          2. 5.4.5.5.2 Clock Synthesis Inputs to the PLLs
          3. 5.4.5.5.3 Clock Output Parameter
          4. 5.4.5.5.4 Calibration Related Bitfields
        6. 5.4.5.6 PLL and PLL Controller Connection
        7. 5.4.5.7 PLL, PLLCTRL, and HSDIV Controllers Programming Guide
          1. 5.4.5.7.1 PLL Initialization
            1. 5.4.5.7.1.1 Kick Protection Mechanism
            2. 5.4.5.7.1.2 PLL Initialization to PLL Mode
            3. 5.4.5.7.1.3 PLL Programming Requirements
          2. 5.4.5.7.2 HSDIV PLL Programming
          3. 5.4.5.7.3 PLL Controllers Programming - Dividers PLLDIVn and GO Operation
            1. 5.4.5.7.3.1 GO Operation
            2. 5.4.5.7.3.2 Software Steps to Modify PLLDIV Ratios
          4. 5.4.5.7.4 Entire Sequence for Programming PLLCTRL, HSDIV, and PLL
      6. 5.4.6 Registers
        1. 5.4.6.1 MCU_PLL0_CFG Registers
        2. 5.4.6.2 PLL0_CFG Registers
        3. 5.4.6.3 PLLCTRL0 Registers
  8. Processors and Accelerators
    1. 6.1 Compute Cluster
      1. 6.1.1 Compute Cluster Overview
      2. 6.1.2 Compute Cluster Functional Description
        1. 6.1.2.1 Compute Cluster Memory Regions
        2. 6.1.2.2 Compute Cluster Firewalls
        3. 6.1.2.3 Compute Cluster ECC Aggregators
      3. 6.1.3 Compute Cluster Registers
    2. 6.2 Dual-A72 MPU Subsystem
      1. 6.2.1 A72SS Overview
        1. 6.2.1.1 A72SS Introduction
        2. 6.2.1.2 A72SS Features
      2. 6.2.2 A72SS Integration
      3. 6.2.3 A72SS Functional Description
        1. 6.2.3.1  A72SS Block Diagram
        2. 6.2.3.2  A72SS A72 Cluster
        3. 6.2.3.3  A72SS Interfaces and Async Bridges
        4. 6.2.3.4  A72SS Interrupts
          1. 6.2.3.4.1 A72SS Interrupt Inputs
          2. 6.2.3.4.2 A72SS Interrupt Outputs
        5. 6.2.3.5  A72SS Power Management, Clocking and Reset
          1. 6.2.3.5.1 A72SS Power Management
          2. 6.2.3.5.2 A72SS Clocking
        6. 6.2.3.6  A72SS Debug Support
        7. 6.2.3.7  A72SS Timestamps
        8. 6.2.3.8  A72SS Watchdog
        9. 6.2.3.9  A72SS Internal Diagnostics
          1. 6.2.3.9.1 A72SS ECC Aggregators During Low Power States
          2. 6.2.3.9.2 A72SS CBASS Diagnostics
          3. 6.2.3.9.3 A72SS SRAM Diagnostics
          4. 6.2.3.9.4 A72SS SRAM ECC Aggregator Configurations
        10. 6.2.3.10 A72SS Cache Pre-Warming
        11. 6.2.3.11 A72SS Boot
        12. 6.2.3.12 A72SS IPC with Other CPUs
      4. 6.2.4 A72SS Registers
        1. 6.2.4.1 Arm A72 Cluster Registers
        2. 6.2.4.2 A72SS ECC Aggregator Registers
          1. 6.2.4.2.1 A72SS CLUSTER ECC Registers
          2. 6.2.4.2.2 A72SS CORE0 ECC Registers
          3. 6.2.4.2.3 A72SS CORE1 ECC Registers
    3. 6.3 Dual-R5F MCU Subsystem
      1. 6.3.1 R5FSS Overview
        1. 6.3.1.1 R5FSS Features
        2. 6.3.1.2 R5FSS Not Supported Features
      2. 6.3.2 R5FSS Integration
        1. 6.3.2.1 R5FSS Integration in MCU Domain
        2. 6.3.2.2 R5FSS Integration in MAIN Domain
      3. 6.3.3 R5FSS Functional Description
        1. 6.3.3.1  R5FSS Block Diagram
        2. 6.3.3.2  R5FSS Cortex-R5F Core
          1. 6.3.3.2.1 L1 Caches
          2. 6.3.3.2.2 Tightly-Coupled Memories (TCMs)
          3. 6.3.3.2.3 R5FSS Special Signals
        3. 6.3.3.3  R5FSS Interfaces
          1. 6.3.3.3.1 R5FSS Master Interfaces
          2. 6.3.3.3.2 R5FSS Slave Interfaces
        4. 6.3.3.4  R5FSS Power, Clocking and Reset
          1. 6.3.3.4.1 R5FSS Power
          2. 6.3.3.4.2 R5FSS Clocking
            1. 6.3.3.4.2.1 Changing MCU_R5FSS0 CPU Clock Frequency
          3. 6.3.3.4.3 R5FSS Reset
        5. 6.3.3.5  R5FSS Lockstep Error Detection Logic
          1. 6.3.3.5.1 CPU Output Compare Block
            1. 6.3.3.5.1.1 Operating Modes
            2. 6.3.3.5.1.2 Compare Block Active Mode
            3. 6.3.3.5.1.3 Self Test Mode
            4. 6.3.3.5.1.4 Compare Match Test
            5. 6.3.3.5.1.5 Compare Mismatch Test
            6. 6.3.3.5.1.6 Error Forcing Mode
            7. 6.3.3.5.1.7 Self Test Error Forcing Mode
          2. 6.3.3.5.2 Inactivity Monitor Block
            1. 6.3.3.5.2.1 Operating Modes
            2. 6.3.3.5.2.2 Compare Block Active Mode
            3. 6.3.3.5.2.3 Self Test Mode
            4. 6.3.3.5.2.4 Compare Match Test
            5. 6.3.3.5.2.5 Compare Mismatch Test
            6. 6.3.3.5.2.6 Error Forcing Mode
            7. 6.3.3.5.2.7 Self Test Error Forcing Mode
          3. 6.3.3.5.3 Polarity Inversion Logic
        6. 6.3.3.6  R5FSS Vectored Interrupt Manager (VIM)
          1. 6.3.3.6.1 VIM Overview
          2. 6.3.3.6.2 VIM Interrupt Inputs
          3. 6.3.3.6.3 VIM Interrupt Outputs
          4. 6.3.3.6.4 VIM Interrupt Vector Table (VIM RAM)
          5. 6.3.3.6.5 VIM Interrupt Prioritization
          6. 6.3.3.6.6 VIM ECC Support
          7. 6.3.3.6.7 VIM Lockstep Mode
          8. 6.3.3.6.8 VIM IDLE State
          9. 6.3.3.6.9 VIM Interrupt Handling
            1. 6.3.3.6.9.1 Servicing IRQ Through Vector Interface
            2. 6.3.3.6.9.2 Servicing IRQ Through MMR Interface
            3. 6.3.3.6.9.3 Servicing IRQ Through MMR Interface (Alternative)
            4. 6.3.3.6.9.4 Servicing FIQ
            5. 6.3.3.6.9.5 Servicing FIQ (Alternative)
        7. 6.3.3.7  R5FSS Region Address Translation (RAT)
          1. 6.3.3.7.1 RAT Overview
          2. 6.3.3.7.2 RAT Operation
          3. 6.3.3.7.3 RAT Error Logging
          4. 6.3.3.7.4 RAT Protection
        8. 6.3.3.8  R5FSS ECC Support
        9. 6.3.3.9  R5FSS Memory View
        10. 6.3.3.10 R5FSS Debug and Trace
        11. 6.3.3.11 R5FSS Boot Options
        12. 6.3.3.12 R5FSS Core Memory ECC Events
      4. 6.3.4 R5FSS Registers
        1. 6.3.4.1 R5FSS_CCMR5 Registers
        2. 6.3.4.2 R5FSS_CPU0_ECC_AGGR_CFG_REGS Registers
        3. 6.3.4.3 R5FSS_CPU1_ECC_AGGR_CFG_REGS Registers
        4. 6.3.4.4 R5FSS_VIM Registers
        5. 6.3.4.5 R5FSS_RAT Registers
        6. 6.3.4.6 R5FSS_EVNT_BUS_VBUSP_MMRS Registers
  9. Interprocessor Communication
    1. 7.1 Mailbox
      1. 7.1.1 Mailbox Overview
        1. 7.1.1.1 Mailbox Features
        2. 7.1.1.2 Mailbox Parameters
        3. 7.1.1.3 Mailbox Not Supported Features
      2. 7.1.2 Mailbox Integration
        1. 7.1.2.1 System Mailbox Integration
      3. 7.1.3 Mailbox Functional Description
        1. 7.1.3.1 Mailbox Block Diagram
        2. 7.1.3.2 Mailbox Software Reset
        3. 7.1.3.3 Mailbox Power Management
        4. 7.1.3.4 Mailbox Interrupt Requests
        5. 7.1.3.5 Mailbox Assignment
          1. 7.1.3.5.1 Description
        6. 7.1.3.6 Sending and Receiving Messages
          1. 7.1.3.6.1 Description
        7. 7.1.3.7 Example of Communication
      4. 7.1.4 Mailbox Programming Guide
        1. 7.1.4.1 Mailbox Low-level Programming Models
          1. 7.1.4.1.1 Global Initialization
            1. 7.1.4.1.1.1 Surrounding Modules Global Initialization
            2. 7.1.4.1.1.2 Mailbox Global Initialization
              1. 7.1.4.1.1.2.1 Main Sequence - Mailbox Global Initialization
          2. 7.1.4.1.2 Mailbox Operational Modes Configuration
            1. 7.1.4.1.2.1 Mailbox Processing modes
              1. 7.1.4.1.2.1.1 Main Sequence - Sending a Message (Polling Method)
              2. 7.1.4.1.2.1.2 Main Sequence - Sending a Message (Interrupt Method)
              3. 7.1.4.1.2.1.3 Main Sequence - Receiving a Message (Polling Method)
              4. 7.1.4.1.2.1.4 Main Sequence - Receiving a Message (Interrupt Method)
          3. 7.1.4.1.3 Mailbox Events Servicing
            1. 7.1.4.1.3.1 Events Servicing in Sending Mode
            2. 7.1.4.1.3.2 Events Servicing in Receiving Mode
    2. 7.2 Spinlock
      1. 7.2.1 Spinlock Overview
        1. 7.2.1.1 Spinlock Not Supported Features
      2. 7.2.2 Spinlock Integration
      3. 7.2.3 Spinlock Functional Description
        1. 7.2.3.1 Spinlock Software Reset
        2. 7.2.3.2 Spinlock Power Management
        3. 7.2.3.3 About Spinlocks
        4. 7.2.3.4 Spinlock Functional Operation
      4. 7.2.4 Spinlock Programming Guide
        1. 7.2.4.1 Spinlock Low-level Programming Models
          1. 7.2.4.1.1 Surrounding Modules Global Initialization
          2. 7.2.4.1.2 Basic Spinlock Operations
            1. 7.2.4.1.2.1 Spinlocks Clearing After a System Bug Recovery
            2. 7.2.4.1.2.2 Take and Release Spinlock
  10. Memory Controllers
    1. 8.1 Multicore Shared Memory Controller (MSMC)
      1. 8.1.1 MSMC Overview
        1. 8.1.1.1 MSMC Not Supported Features
      2. 8.1.2 MSMC Integration
        1. 8.1.2.1 MSMC Integration in MAIN Domain
        2. 8.1.2.2 639
      3. 8.1.3 MSMC Functional Description
        1. 8.1.3.1  MSMC Block Diagram
        2. 8.1.3.2  MSMC On-Chip Memory Banking
        3. 8.1.3.3  MSMC Snoop Filter and Data Cache
          1. 8.1.3.3.1 Way Partitioning
          2. 8.1.3.3.2 Cache Size Configuration and Associativity
        4. 8.1.3.4  MSMC Access Protection Checks
        5. 8.1.3.5  MSMC Null Slave
        6. 8.1.3.6  MSMC Resource Arbitration
        7. 8.1.3.7  MSMC Error Detection and Correction
          1. 8.1.3.7.1 On-chip SRAM and Pipeline Data Protection
          2. 8.1.3.7.2 On-chip SRAM L3 Cache Tag and Snoop Filter Protection
          3. 8.1.3.7.3 On-chip SRAM Memory Mapped SRAM Snoop Filter Protection
          4. 8.1.3.7.4 Background Parity Refresh (Scrubbing)
        8. 8.1.3.8  MSMC Interrupts
          1. 8.1.3.8.1 Raw Interrupt Registers
          2. 8.1.3.8.2 Interrupt Enable Registers
          3. 8.1.3.8.3 Triggered and Enabled Interrupts
        9. 8.1.3.9  MSMC Memory Regions
        10. 8.1.3.10 MSMC Hardware Coherence
          1. 8.1.3.10.1 Snoop Filter Broadcast Mode
        11. 8.1.3.11 MSMC Quality-of-Service
        12. 8.1.3.12 MSMC Memory Regions Protection
        13. 8.1.3.13 MSMC Cache Tag View
      4. 8.1.4 MSMC Registers
    2. 8.2 DDR Subsystem (DDRSS)
      1. 8.2.1 DDRSS Overview
        1. 8.2.1.1 DDRSS Not Supported Features
      2. 8.2.2 DDRSS Environment
      3. 8.2.3 DDRSS Integration
        1. 8.2.3.1 DDRSS Integration in MAIN Domain
      4. 8.2.4 DDRSS Functional Description
        1. 8.2.4.1 DDRSS MSMC2DDR Bridge
          1. 8.2.4.1.1 VBUSM.C Threads
          2. 8.2.4.1.2 Class of Service (CoS)
          3. 8.2.4.1.3 AXI Write Data All-Strobes
          4. 8.2.4.1.4 Inline ECC for SDRAM Data
            1. 8.2.4.1.4.1 ECC Cache
            2. 8.2.4.1.4.2 ECC Statistics
          5. 8.2.4.1.5 Opcode Checking
          6. 8.2.4.1.6 Address Alias Prevention
          7. 8.2.4.1.7 Data Error Detection and Correction
          8. 8.2.4.1.8 AXI Bus Timeout
        2. 8.2.4.2 DDRSS Interrupts
        3. 8.2.4.3 DDRSS Memory Regions
        4. 8.2.4.4 DDRSS ECC Support
        5. 8.2.4.5 DDRSS Dynamic Frequency Change Interface
        6. 8.2.4.6 DDR Controller Functional Description
          1. 8.2.4.6.1  DDR PHY Interface (DFI)
          2. 8.2.4.6.2  Command Queue
            1. 8.2.4.6.2.1 Placement Logic
            2. 8.2.4.6.2.2 Command Selection Logic
          3. 8.2.4.6.3  Low Power Control
          4. 8.2.4.6.4  Transaction Processing
          5. 8.2.4.6.5  BIST Engine
          6. 8.2.4.6.6  ECC Engine
          7. 8.2.4.6.7  Address Mapping
          8. 8.2.4.6.8  Paging Policy
          9. 8.2.4.6.9  DDR Controller Initialization
          10. 8.2.4.6.10 Programming LPDDR4 Memories
            1. 8.2.4.6.10.1 Frequency Set Point (FSP)
              1. 8.2.4.6.10.1.1 FSP Mode Register Programming During Initialization
              2. 8.2.4.6.10.1.2 FSP Mode Register Programming During Normal Operation
              3. 8.2.4.6.10.1.3 FSP Mode Register Programming During Dynamic Frequency Scaling
            2. 8.2.4.6.10.2 Data Bus Inversion (DBI)
            3. 8.2.4.6.10.3 On-Die Termination
              1. 8.2.4.6.10.3.1 LPDDR4 DQ ODT
              2. 8.2.4.6.10.3.2 LPDDR4 CA ODT
            4. 8.2.4.6.10.4 Byte Lane Swapping
            5. 8.2.4.6.10.5 DQS Interval Oscillator
              1. 8.2.4.6.10.5.1 Oscillator State Machine
            6. 8.2.4.6.10.6 Per-Bank Refresh (PBR)
              1. 8.2.4.6.10.6.1 Normal Operation
              2. 8.2.4.6.10.6.2 Continuous Refresh Request Mode
        7. 8.2.4.7 DDR PHY Functional Description
          1. 8.2.4.7.1  Data Slice
          2. 8.2.4.7.2  Address Slice
            1. 8.2.4.7.2.1 Address Swapping
          3. 8.2.4.7.3  Address/Control Slice
          4. 8.2.4.7.4  Clock Slice
          5. 8.2.4.7.5  DDR PHY Initialization
          6. 8.2.4.7.6  DDR PHY Dynamic Frequency Scaling (DFS)
          7. 8.2.4.7.7  Chip Select and Frequency Based Register Settings
          8. 8.2.4.7.8  Low-Power Modes
          9. 8.2.4.7.9  Training Support
            1. 8.2.4.7.9.1 Write Leveling
            2. 8.2.4.7.9.2 Read Gate Training
            3. 8.2.4.7.9.3 Read Data Eye Training
            4. 8.2.4.7.9.4 Write DQ Training
            5. 8.2.4.7.9.5 CA Training
            6. 8.2.4.7.9.6 CS Training
          10. 8.2.4.7.10 Data Bus Inversion (DBI)
          11. 8.2.4.7.11 I/O Pad Calibration
          12. 8.2.4.7.12 DQS Error
        8. 8.2.4.8 PI Functional Description
          1. 8.2.4.8.1 PI Initialization
      5. 8.2.5 DDRSS Registers
        1. 8.2.5.1 DDR Subsystem Registers
        2. 8.2.5.2 DDR Controller Registers
        3. 8.2.5.3 PI Registers
        4. 8.2.5.4 DDR PHY Registers
        5. 8.2.5.5 DDRSS0_ECC_AGGR_CTL Registers
        6. 8.2.5.6 DDRSS0_ECC_AGGR_VBUS Registers
        7. 8.2.5.7 DDRSS0_ECC_AGGR_CFG Registers
    3. 8.3 Peripheral Virtualization Unit (PVU)
      1. 8.3.1 PVU Overview
        1. 8.3.1.1 PVU Features
        2. 8.3.1.2 PVU Parameters
        3. 8.3.1.3 PVU Not Supported Features
      2. 8.3.2 PVU Integration
      3. 8.3.3 PVU Functional Description
        1. 8.3.3.1  Functional Operation Overview
        2. 8.3.3.2  PVU Channels
        3. 8.3.3.3  TLB
        4. 8.3.3.4  TLB Entry
        5. 8.3.3.5  TLB Selection
        6. 8.3.3.6  DMA Classes
        7. 8.3.3.7  General virtIDs
        8. 8.3.3.8  TLB Lookup
        9. 8.3.3.9  TLB Miss
        10. 8.3.3.10 Multiple Matching Entries
        11. 8.3.3.11 TLB Disable
        12. 8.3.3.12 TLB Chaining
        13. 8.3.3.13 TLB Permissions
        14. 8.3.3.14 Translation
        15. 8.3.3.15 Memory Attributes
        16. 8.3.3.16 Faulted Transactions
        17. 8.3.3.17 Non-Virtual Transactions
        18. 8.3.3.18 Allowed virtIDs
        19. 8.3.3.19 Software Control
        20. 8.3.3.20 Fault Logging
        21. 8.3.3.21 Alignment Restrictions
      4. 8.3.4 PVU Registers
        1. 8.3.4.1 NAVSS_PVU_CFG Registers
        2. 8.3.4.2 NAVSS0_PVU_CFG_TLBIF Registers
    4. 8.4 Region-based Address Translation (RAT) Module
      1. 8.4.1 RAT Functional Description
        1. 8.4.1.1 RAT Availability
        2. 8.4.1.2 RAT Operation
        3. 8.4.1.3 RAT Error Logging
      2. 8.4.2 RAT Registers
  11. Interrupts
    1. 9.1 Interrupt Architecture
    2. 9.2 Interrupt Controllers
      1. 9.2.1 Generic Interrupt Controller (GIC)
        1. 9.2.1.1 GIC Overview
          1. 9.2.1.1.1 GIC Features
          2. 9.2.1.1.2 GIC Not Supported Features
        2. 9.2.1.2 GIC Integration
        3. 9.2.1.3 GIC Functional Description
          1. 9.2.1.3.1 GIC Block Diagram
          2. 9.2.1.3.2 Arm GIC-500
          3. 9.2.1.3.3 GIC Interrupt Types
          4. 9.2.1.3.4 GIC Interfaces
          5. 9.2.1.3.5 GIC Interrupt Outputs
          6. 9.2.1.3.6 GIC ECC Support
          7. 9.2.1.3.7 GIC AXI2VBUSM and VBUSM2AXI Bridges
        4. 9.2.1.4 GIC Registers
          1. 9.2.1.4.1 Arm GIC-500 Registers
          2. 9.2.1.4.2 GIC_ECC_AGGR Registers
      2. 9.2.2 Other Interrupt Controllers
    3. 9.3 Interrupt Routers
      1. 9.3.1 INTRTR Overview
      2. 9.3.2 INTRTR Integration
        1. 9.3.2.1 WKUP_GPIOMUX_INTRTR0 Integration
        2. 9.3.2.2 GPIOMUX_INTRTR0 Integration
        3. 9.3.2.3 MAIN2MCU_LVL_INTRTR0 Integration
        4. 9.3.2.4 MAIN2MCU_PLS_INTRTR0 Integration
      3. 9.3.3 INTRTR Registers
        1. 9.3.3.1 WKUP_GPIOMUX_INTRTR0 Registers
        2. 9.3.3.2 GPIOMUX_INTRTR0 Registers
        3. 9.3.3.3 MAIN2MCU_LVL_INTRTR0 Registers
        4. 9.3.3.4 MAIN2MCU_PLS_INTRTR0 Registers
    4. 9.4 Interrupt Sources
      1. 9.4.1 WKUP Domain Interrupt Maps
        1. 9.4.1.1 WKUP_DMSC0 Interrupt Map
        2. 9.4.1.2 WKUP_GPIOMUX_INTRTR0 Interrupt Map
        3. 9.4.1.3 WKUP_GPIO0_VIRT Interrupt Map
        4. 9.4.1.4 WKUP_ESM0 Interrupt Map
      2. 9.4.2 MCU Domain Interrupt Maps
        1. 9.4.2.1 MCU_R5FSS0_CORE0 Interrupt Map
        2. 9.4.2.2 MCU_R5FSS0_CORE1 Interrupt Map
        3. 9.4.2.3 MCU_ESM0 Interrupt Map
      3. 9.4.3 MAIN Domain Interrupt Maps
        1. 9.4.3.1 COMPUTE_CLUSTER0 Interrupt Map
          1. 9.4.3.1.1 GIC500 PPI Interrupt Map
          2. 9.4.3.1.2 GIC500 SPI Interrupt Map
          3. 9.4.3.1.3 SoC Event Output Interrupt Map
        2. 9.4.3.2 R5FSS0_CORE0 Interrupt Map
        3. 9.4.3.3 R5FSS0_CORE1 Interrupt Map
        4. 9.4.3.4 MAIN2MCU_LVL_INTRTR0 Interrupt Map
        5. 9.4.3.5 MAIN2MCU_PLS_INTRTR0 Interrupt Map
        6. 9.4.3.6 GPIOMUX_INTRTR0 Interrupt Map
        7. 9.4.3.7 GPIO0_VIRT Interrupt Map
        8. 9.4.3.8 ESM0 Interrupt Map
  12. 10Data Movement Architecture (DMA)
    1. 10.1 DMA Architecture
      1. 10.1.1 Overview
        1. 10.1.1.1  Navigator Subsystem
        2. 10.1.1.2  Ring Accelerator (RA)
        3. 10.1.1.3  Proxy
        4. 10.1.1.4  Secure Proxy
        5. 10.1.1.5  Interrupt Aggregator (INTA)
        6. 10.1.1.6  Interrupt Router (IR)
        7. 10.1.1.7  Unified DMA – Third Party Channel Controller (UDMA-C)
        8. 10.1.1.8  Unified Transfer Controller (UTC)
        9. 10.1.1.9  Data Routing Unit (DRU)
        10. 10.1.1.10 Unified DMA – Peripheral Root Complex (UDMA-P)
          1. 10.1.1.10.1 Channel Classes
        11. 10.1.1.11 Peripheral DMA (PDMA)
        12. 10.1.1.12 Embedded DMA
        13. 10.1.1.13 Definition of Terms
      2. 10.1.2 UDMA Hardware/Software Interface
        1. 10.1.2.1 Data Buffers
        2. 10.1.2.2 Descriptors
          1. 10.1.2.2.1 Host Packet Descriptor
          2. 10.1.2.2.2 Host Buffer Descriptor
          3. 10.1.2.2.3 Monolithic Packet Descriptor
          4. 10.1.2.2.4 Transfer Request Descriptor
        3. 10.1.2.3 Transfer Request Record
          1. 10.1.2.3.1 Overview
          2. 10.1.2.3.2 Addressing Algorithm
            1. 10.1.2.3.2.1 Linear Addressing (Forward)
          3. 10.1.2.3.3 Transfer Request Formats
          4. 10.1.2.3.4 Flags Field Definition
            1. 10.1.2.3.4.1 Type: TR Type Field
            2. 10.1.2.3.4.2 STATIC: Static Field Definition
            3. 10.1.2.3.4.3 EVENT_SIZE: Event Generation Definition
            4. 10.1.2.3.4.4 TRIGGER INFO: TR Triggers
            5. 10.1.2.3.4.5 TRIGGERX_TYPE: Trigger Type
            6. 10.1.2.3.4.6 TRIGGERX: Trigger Selection
            7. 10.1.2.3.4.7 CMD ID: Command ID Field Definition
            8. 10.1.2.3.4.8 Configuration Specific Flags Definition
          5. 10.1.2.3.5 TR Address and Size Attributes
            1. 10.1.2.3.5.1  ICNT0
            2. 10.1.2.3.5.2  ICNT1
            3. 10.1.2.3.5.3  ADDR
            4. 10.1.2.3.5.4  DIM1
            5. 10.1.2.3.5.5  ICNT2
            6. 10.1.2.3.5.6  ICNT3
            7. 10.1.2.3.5.7  DIM2
            8. 10.1.2.3.5.8  DIM3
            9. 10.1.2.3.5.9  DDIM1
            10. 10.1.2.3.5.10 DADDR
            11. 10.1.2.3.5.11 DDIM2
            12. 10.1.2.3.5.12 DDIM3
            13. 10.1.2.3.5.13 DICNT0
            14. 10.1.2.3.5.14 DICNT1
            15. 10.1.2.3.5.15 DICNT2
            16. 10.1.2.3.5.16 DICNT3
          6. 10.1.2.3.6 FMTFLAGS
            1. 10.1.2.3.6.1 AMODE: Addressing Mode Definition
              1. 10.1.2.3.6.1.1 Linear Addressing
              2. 10.1.2.3.6.1.2 Circular Addressing
            2. 10.1.2.3.6.2 DIR: Addressing Mode Direction Definition
            3. 10.1.2.3.6.3 ELTYPE: Element Type Definition
            4. 10.1.2.3.6.4 DFMT: Data Formatting Algorithm Definition
            5. 10.1.2.3.6.5 SECTR: Secondary Transfer Request Definition
              1. 10.1.2.3.6.5.1 Secondary TR Formats
              2. 10.1.2.3.6.5.2 Secondary TR FLAGS
                1. 10.1.2.3.6.5.2.1 SEC_TR_TYPE: Secondary TR Type Field
                2. 10.1.2.3.6.5.2.2 Multiple Buffer Interleave
            6. 10.1.2.3.6.6 AMODE SPECIFIC: Addressing Mode Field
              1. 10.1.2.3.6.6.1 Circular Address Mode Specific Flags
                1. 10.1.2.3.6.6.1.1 CBK0 and CBK1: Circular Block Size Selection
                2. 10.1.2.3.6.6.1.2 Amx: Addressing Mode Selection
            7. 10.1.2.3.6.7 Cache Flags
        4. 10.1.2.4 Transfer Response Record
          1. 10.1.2.4.1 STATUS Field Definition
            1. 10.1.2.4.1.1 STATUS_TYPE Definition
              1. 10.1.2.4.1.1.1 Transfer Error
              2. 10.1.2.4.1.1.2 Aborted Error
              3. 10.1.2.4.1.1.3 Submission Error
              4. 10.1.2.4.1.1.4 Unsupported Feature
              5. 10.1.2.4.1.1.5 Transfer Exception
              6. 10.1.2.4.1.1.6 Teardown Flush
        5. 10.1.2.5 Queues
          1. 10.1.2.5.1 Queue Types
            1. 10.1.2.5.1.1 Transmit Queues (Pass By Reference)
            2. 10.1.2.5.1.2 Transmit Queues (Pass By Value)
            3. 10.1.2.5.1.3 Transmit Completion Queues (Pass By Reference)
            4. 10.1.2.5.1.4 Transmit Completion Queues (Pass By Value)
            5. 10.1.2.5.1.5 Receive Queues
            6. 10.1.2.5.1.6 Free Descriptor Queues
            7. 10.1.2.5.1.7 Free Descriptor/Buffer Queues
          2. 10.1.2.5.2 Ring Accelerator Queues Implementation
      3. 10.1.3 Operational Description
        1. 10.1.3.1  Resource Allocation
        2. 10.1.3.2  Ring Accelerator Operation
          1. 10.1.3.2.1 Queue Initialization
          2. 10.1.3.2.2 Queuing packets (Exposed Ring Mode)
          3. 10.1.3.2.3 De-queuing packets (Exposed Ring Mode)
          4. 10.1.3.2.4 Queuing packets (Queue Mode)
          5. 10.1.3.2.5 De-queuing packets (Queue Mode)
        3. 10.1.3.3  UDMA Internal Transmit Channel Setup (All Packet Types)
        4. 10.1.3.4  UDMA Internal Transmit Channel Teardown (All Packet Types)
        5. 10.1.3.5  UDMA External Transmit Channel Setup
        6. 10.1.3.6  UDMA Transmit External Channel Teardown
        7. 10.1.3.7  UDMA-P Transmit Channel Pause
        8. 10.1.3.8  UDMA-P Transmit Operation (Host Packet Type)
        9. 10.1.3.9  UDMA-P Transmit Operation (Monolithic Packet)
        10. 10.1.3.10 UDMA Transmit Operation (TR Packet)
        11. 10.1.3.11 UDMA Transmit Operation (Direct TR)
        12. 10.1.3.12 UDMA Transmit Error/Exception Handling
          1. 10.1.3.12.1 Null Icnt0 Error
          2. 10.1.3.12.2 Unsupported TR Type
          3. 10.1.3.12.3 Bus Errors
        13. 10.1.3.13 UDMA Receive Channel Setup (All Packet Types)
        14. 10.1.3.14 UDMA Receive Channel Teardown
        15. 10.1.3.15 UDMA-P Receive Channel Pause
        16. 10.1.3.16 UDMA-P Receive Free Descriptor/Buffer Queue Setup (Host Packets)
        17. 10.1.3.17 UDMA-P Receive FlowID Firewall Operation
        18. 10.1.3.18 UDMA-P Receive Operation (Host Packet)
        19. 10.1.3.19 UDMA-P Receive Operation (Monolithic Packet)
        20. 10.1.3.20 UDMA Receive Operation (TR Packet)
        21. 10.1.3.21 UDMA Receive Operation (Direct TR)
        22. 10.1.3.22 UDMA Receive Error/Exception Handling
          1. 10.1.3.22.1 Error Conditions
            1. 10.1.3.22.1.1 Bus Errors
            2. 10.1.3.22.1.2 Null Icnt0 Error
            3. 10.1.3.22.1.3 Unsupported TR Type
          2. 10.1.3.22.2 Exception Conditions Exception Conditions
            1. 10.1.3.22.2.1 Descriptor Starvation
            2. 10.1.3.22.2.2 Protocol Errors
            3. 10.1.3.22.2.3 Dropped Packets
            4. 10.1.3.22.2.4 Reception of EOL Delimiter
            5. 10.1.3.22.2.5 EOP Asserted Prematurely (Short Packet)
            6. 10.1.3.22.2.6 EOP Asserted Late (Long Packets)
        23. 10.1.3.23 UTC Operation
        24. 10.1.3.24 UTC Receive Error/Exception Handling
          1. 10.1.3.24.1 Error Handling
            1. 10.1.3.24.1.1 Null Icnt0 Error
            2. 10.1.3.24.1.2 Unsupported TR Type
          2. 10.1.3.24.2 Exception Conditions
            1. 10.1.3.24.2.1 Reception of EOL Delimiter
            2. 10.1.3.24.2.2 EOP Asserted Prematurely (Short Packet)
            3. 10.1.3.24.2.3 EOP Asserted Late (Long Packets)
    2. 10.2 Navigator Subsystem (NAVSS)
      1. 10.2.1  Main Navigator Subsystem (NAVSS)
        1. 10.2.1.1 NAVSS Overview
        2. 10.2.1.2 NAVSS Integration
          1. 10.2.1.2.1 NAVSS Interrupt Router Configuration
          2. 10.2.1.2.2 Global Event Map
          3. 10.2.1.2.3 PSI-L System Thread Map (All NAVSS)
          4. 10.2.1.2.4 NAVSS VBUSM Route ID Table
        3. 10.2.1.3 NAVSS Functional Description
        4. 10.2.1.4 NAVSS Interrupt Configuration
          1. 10.2.1.4.1 NAVSS Event and Interrupt Flow
            1. 10.2.1.4.1.1 NAVSS Interrupts Description
            2. 10.2.1.4.1.2 Application Example
        5. 10.2.1.5 NAVSS Top-level Registers
          1. 10.2.1.5.1 NAVSS0_CFG Registers
          2. 10.2.1.5.2 INTR0_INTR_ROUTER_CFG Registers
          3. 10.2.1.5.3 VIRTID_CFG_MMRS Registers
      2. 10.2.2  MCU Navigator Subsystem (MCU NAVSS)
        1. 10.2.2.1 MCU NAVSS Overview
        2. 10.2.2.2 MCU NAVSS Integration
          1. 10.2.2.2.1  MCU NAVSS Interrupt Router Configuration
          2. 10.2.2.2.2  MCU NAVSS UDMASS Interrupt Aggregator Configuration
          3. 10.2.2.2.3  MCU NAVSS UDMA Configuration
          4. 10.2.2.2.4  MCU NAVSS Ring Accelerator Configuration
          5. 10.2.2.2.5  MCU NAVSS Proxy Configuration
          6. 10.2.2.2.6  MCU NAVSS Secure Proxy Configuration
          7. 10.2.2.2.7  Global Event Map
          8. 10.2.2.2.8  PSI-L System Thread Map (All NAVSS)
          9. 10.2.2.2.9  MCU NAVSS VBUSM Route ID Table
          10. 10.2.2.2.10 1006
        3. 10.2.2.3 MCU NAVSS Functional Description
        4. 10.2.2.4 MCU NAVSS Top-Level Registers
          1. 10.2.2.4.1 MCU_NAVSS0_CFG Registers
          2. 10.2.2.4.2 MCU_NAVSS0_UDMASS_ECCAGGR0 Registers
      3. 10.2.3  Unified DMA Controller (UDMA)
        1. 10.2.3.1 UDMA Overview
          1. 10.2.3.1.1 UDMA Features
          2. 10.2.3.1.2 UDMA Parameters
        2. 10.2.3.2 UDMA Integration
        3. 10.2.3.3 UDMA Functional Description
          1. 10.2.3.3.1 Block Diagram
          2. 10.2.3.3.2 General Functionality
            1. 10.2.3.3.2.1  Operational States
            2. 10.2.3.3.2.2  Tx Channel Allocation
            3. 10.2.3.3.2.3  Rx Channel Allocation
            4. 10.2.3.3.2.4  Tx Teardown
            5. 10.2.3.3.2.5  Rx Teardown
            6. 10.2.3.3.2.6  Tx Clock Stop
            7. 10.2.3.3.2.7  Rx Clock Stop
            8. 10.2.3.3.2.8  Rx Thread Enables
            9. 10.2.3.3.2.9  Events
              1. 10.2.3.3.2.9.1 Local Event Inputs
              2. 10.2.3.3.2.9.2 Inbound Tx PSI-L Events
              3. 10.2.3.3.2.9.3 Outbound Rx PSI-L Events
            10. 10.2.3.3.2.10 Emulation Control
          3. 10.2.3.3.3 Packet Oriented Transmit Operation
            1. 10.2.3.3.3.1 Packet Mode VBUSM Master Interface Command ID Selection
          4. 10.2.3.3.4 Packet Oriented Receive Operation
            1. 10.2.3.3.4.1 Rx Packet Drop
            2. 10.2.3.3.4.2 Rx Starvation and the Starvation Timer
          5. 10.2.3.3.5 Third Party Mode Operation
            1. 10.2.3.3.5.1 Events and Flow Control
              1. 10.2.3.3.5.1.1 Channel Triggering
              2. 10.2.3.3.5.1.2 Internal TR Completion Events
            2. 10.2.3.3.5.2 Transmit Operation
              1. 10.2.3.3.5.2.1 Transfer Request
              2. 10.2.3.3.5.2.2 Transfer Response
              3. 10.2.3.3.5.2.3 Data Transfer
              4. 10.2.3.3.5.2.4 Memory Interface Transactions
              5. 10.2.3.3.5.2.5 Error Handling
            3. 10.2.3.3.5.3 Receive Operation
              1. 10.2.3.3.5.3.1 Transfer Request
              2. 10.2.3.3.5.3.2 Transfer Response
              3. 10.2.3.3.5.3.3 Error Handling
            4. 10.2.3.3.5.4 Data Transfer
              1. 10.2.3.3.5.4.1 Memory Interface Transactions
              2. 10.2.3.3.5.4.2 Rx Packet Drop
        4. 10.2.3.4 UDMA Registers
          1. 10.2.3.4.1 UDMASS_UDMAP0_CFG Registers
          2. 10.2.3.4.2 UDMASS_UDMAP0_CFG_TCHAN Registers
          3. 10.2.3.4.3 UDMASS_UDMAP0_CFG_RCHAN Registers
          4. 10.2.3.4.4 UDMASS_UDMAP0_CFG_RFLOW Registers
          5. 10.2.3.4.5 UDMASS_UDMAP0_CFG_RCHANRT Registers
          6. 10.2.3.4.6 UDMASS_UDMAP0_CFG_TCHANRT Registers
      4. 10.2.4  Ring Accelerator (RINGACC)
        1. 10.2.4.1 RINGACC Overview
          1. 10.2.4.1.1 RINGACC Features
          2. 10.2.4.1.2 RINGACC Not Supported Features
          3. 10.2.4.1.3 RINGACC Parameters
        2. 10.2.4.2 RINGACC Integration
        3. 10.2.4.3 RINGACC Functional Description
          1. 10.2.4.3.1 Block Diagram
            1. 10.2.4.3.1.1  Configuration Registers
            2. 10.2.4.3.1.2  Source Command FIFO
            3. 10.2.4.3.1.3  Source Write Data FIFO
            4. 10.2.4.3.1.4  Source Read Data FIFO
            5. 10.2.4.3.1.5  Source Write Status FIFO
            6. 10.2.4.3.1.6  Main State Machine
            7. 10.2.4.3.1.7  Destination Command FIFO
            8. 10.2.4.3.1.8  Destination Write Data FIFO
            9. 10.2.4.3.1.9  Destination Read Data FIFO
            10. 10.2.4.3.1.10 Destination Write Status FIFO
          2. 10.2.4.3.2 RINGACC Functional Operation
            1. 10.2.4.3.2.1 Queue Modes
              1. 10.2.4.3.2.1.1 Ring Mode
              2. 10.2.4.3.2.1.2 Messaging Mode
              3. 10.2.4.3.2.1.3 Credentials Mode
              4. 10.2.4.3.2.1.4 Queue Manager Mode
              5. 10.2.4.3.2.1.5 Peek Support
              6. 10.2.4.3.2.1.6 Index Register Operation
            2. 10.2.4.3.2.2 VBUSM Slave Ring Operations
            3. 10.2.4.3.2.3 VBUSM Master Interface Command ID Selection
            4. 10.2.4.3.2.4 Ring Push Operation (VBUSM Write to Source Interface)
            5. 10.2.4.3.2.5 Ring Pop Operation (VBUSM Read from Source Interface)
            6. 10.2.4.3.2.6 Host Doorbell Access
            7. 10.2.4.3.2.7 Queue Push Operation (VBUSM Write to Source Interface)
            8. 10.2.4.3.2.8 Queue Pop Operation (VBUSM Read from Source Interface)
            9. 10.2.4.3.2.9 Mismatched Element Size Handling
          3. 10.2.4.3.3 Events
          4. 10.2.4.3.4 Bus Error Handling
          5. 10.2.4.3.5 Monitors
            1. 10.2.4.3.5.1 Threshold Monitor
            2. 10.2.4.3.5.2 Watermark Monitor
            3. 10.2.4.3.5.3 Starvation Monitor
            4. 10.2.4.3.5.4 Statistics Monitor
            5. 10.2.4.3.5.5 Overflow
            6. 10.2.4.3.5.6 Ring Update Port
            7. 10.2.4.3.5.7 Tracing
        4. 10.2.4.4 RINGACC Registers
          1. 10.2.4.4.1 NAVSS0_UDMASS_RINGACC0_CFG Registers
          2. 10.2.4.4.2 NAVSS0_UDMASS_RINGACC0_GCFG Registers
          3. 10.2.4.4.3 NAVSS0_UDMASS_RINGACC0_CFG_MON Registers
          4. 10.2.4.4.4 NAVSS0_UDMASS_RINGACC0_CFG_RT Registers
          5. 10.2.4.4.5 NAVSS0_UDMASS_RINGACC0_SRC_FIFOS Registers
      5. 10.2.5  Proxy
        1. 10.2.5.1 Proxy Overview
          1. 10.2.5.1.1 Proxy Features
          2. 10.2.5.1.2 Proxy Parameters
          3. 10.2.5.1.3 Proxy Not Supported Features
        2. 10.2.5.2 Proxy Integration
        3. 10.2.5.3 Proxy Functional Description
          1. 10.2.5.3.1  Targets
            1. 10.2.5.3.1.1 Ring Accelerator
          2. 10.2.5.3.2  Proxy Sizes
          3. 10.2.5.3.3  Proxy Interleaving
          4. 10.2.5.3.4  Proxy Host States
          5. 10.2.5.3.5  Proxy Host Channel Selection
          6. 10.2.5.3.6  Proxy Host Access
            1. 10.2.5.3.6.1 Proxy Host Writes
            2. 10.2.5.3.6.2 Proxy Host Reads
          7. 10.2.5.3.7  Permission Inheritance
          8. 10.2.5.3.8  Buffer Size
          9. 10.2.5.3.9  Error Events
          10. 10.2.5.3.10 Debug Reads
        4. 10.2.5.4 Proxy Registers
          1. 10.2.5.4.1 NAVSS0_PROXY0_CFG_BUF_CFG Registers
          2. 10.2.5.4.2 NAVSS0_PROXY0_BUF_CFG Registers
          3. 10.2.5.4.3 NAVSS0_PROXY_BUF Registers
          4. 10.2.5.4.4 NAVSS0_PROXY_TARGET0_DATA Registers
      6. 10.2.6  Secure Proxy
        1. 10.2.6.1 Secure Proxy Overview
          1. 10.2.6.1.1 Secure Proxy Features
          2. 10.2.6.1.2 Secure Proxy Parameters
          3. 10.2.6.1.3 Secure Proxy Not Supported Features
        2. 10.2.6.2 Secure Proxy Integration
        3. 10.2.6.3 Secure Proxy Functional Description
          1. 10.2.6.3.1  Targets
            1. 10.2.6.3.1.1 Ring Accelerator
          2. 10.2.6.3.2  Buffers
            1. 10.2.6.3.2.1 Proxy Credits
            2. 10.2.6.3.2.2 Proxy Private Word
            3. 10.2.6.3.2.3 Completion Byte
          3. 10.2.6.3.3  Proxy Thread Sizes
          4. 10.2.6.3.4  Proxy Thread Interleaving
          5. 10.2.6.3.5  Proxy States
          6. 10.2.6.3.6  Proxy Host Access
            1. 10.2.6.3.6.1 Proxy Host Writes
            2. 10.2.6.3.6.2 Proxy Host Reads
            3. 10.2.6.3.6.3 Buffer Accesses
            4. 10.2.6.3.6.4 Target Access
            5. 10.2.6.3.6.5 Error State
          7. 10.2.6.3.7  Permission Inheritance
          8. 10.2.6.3.8  Resource Association
          9. 10.2.6.3.9  Direction
          10. 10.2.6.3.10 Threshold Events
          11. 10.2.6.3.11 Error Events
          12. 10.2.6.3.12 Bus Errors and Credits
          13. 10.2.6.3.13 Debug
        4. 10.2.6.4 Secure Proxy Registers
          1. 10.2.6.4.1 NAVSS0_SEC_PROXY0_CFG_MMRS Registers
          2. 10.2.6.4.2 NAVSS0_SEC_PROXY0_CFG_RT Registers
          3. 10.2.6.4.3 NAVSS0_SEC_PROXY0_CFG_SCFG Registers
          4. 10.2.6.4.4 NAVSS0_SEC_PROXY0_SRC_TARGET_DATA Registers
      7. 10.2.7  Interrupt Aggregator (INTR_AGGR)
        1. 10.2.7.1 INTR_AGGR Overview
          1. 10.2.7.1.1 INTR_AGGR Features
          2. 10.2.7.1.2 INTR_AGGR Parameters
        2. 10.2.7.2 INTR_AGGR Integration
        3. 10.2.7.3 INTR_AGGR Functional Description
          1. 10.2.7.3.1 Submodule Descriptions
            1. 10.2.7.3.1.1 Status/Mask Registers
            2. 10.2.7.3.1.2 Interrupt Mapping Block
            3. 10.2.7.3.1.3 Global Event Input (GEVI) Counters
            4. 10.2.7.3.1.4 Local Event Input (LEVI) to Global Event Conversion
            5. 10.2.7.3.1.5 Global Event Multicast
          2. 10.2.7.3.2 General Functionality
            1. 10.2.7.3.2.1 Event to Interrupt Bit Steering
            2. 10.2.7.3.2.2 Interrupt Status
            3. 10.2.7.3.2.3 Interrupt Masked Status
            4. 10.2.7.3.2.4 Enabling/Disabling Individual Interrupt Source Bits
            5. 10.2.7.3.2.5 Interrupt Output Generation
            6. 10.2.7.3.2.6 Global Event Counting
            7. 10.2.7.3.2.7 Local Event to Global Event Conversion
            8. 10.2.7.3.2.8 Global Event Multicast
        4. 10.2.7.4 INTR_AGGR Registers
          1. 10.2.7.4.1  MODSS_INTA_CFG Registers
          2. 10.2.7.4.2  MODSS_INTA_CFG_IMAP Registers
          3. 10.2.7.4.3  MODSS_INTA_CFG_INTR Registers
          4. 10.2.7.4.4  UDMASS_INTA0_CFG Registers
          5. 10.2.7.4.5  UDMASS_INTA0_CFG_INTR Registers
          6. 10.2.7.4.6  UDMASS_INTA0_CFG_IMAP Registers
          7. 10.2.7.4.7  UDMASS_INTA0_CFG_L2G Registers
          8. 10.2.7.4.8  UDMASS_INTA0_CFG_MCAST Registers
          9. 10.2.7.4.9  UDMASS_INTA0_CFG_GCNTCFG Registers
          10. 10.2.7.4.10 UDMASS_INTA0_CFG_GCNTRTI Registers
      8. 10.2.8  Packet Streaming Interface Link (PSI-L)
        1. 10.2.8.1 PSI-L Overview
        2. 10.2.8.2 PSI-L Functional Description
          1. 10.2.8.2.1 PSI-L Introduction
          2. 10.2.8.2.2 PSI-L Operation
            1. 10.2.8.2.2.1 Event Transport
            2. 10.2.8.2.2.2 Threads
            3. 10.2.8.2.2.3 Arbitration Protocol
            4. 10.2.8.2.2.4 Thread Configuration
              1. 10.2.8.2.2.4.1 Thread Pairing
                1. 10.2.8.2.2.4.1.1 Configuration Transaction Pairing
              2. 10.2.8.2.2.4.2 Configuration Registers Region
        3. 10.2.8.3 PSI-L Configuration Registers
        4. 10.2.8.4 PSI-L CFG_PROXY Registers
      9. 10.2.9  PSIL Subsystem (PSILSS)
        1. 10.2.9.1 PSILSS Overview
          1. 10.2.9.1.1 PSILSS Features
        2. 10.2.9.2 PSILSS Functional Description
          1. 10.2.9.2.1 PSILSS Basic Operation
          2. 10.2.9.2.2 PSILSS Event Routing
          3. 10.2.9.2.3 PSILSS Link Down Detection
          4. 10.2.9.2.4 PSILSS Configuration
        3. 10.2.9.3 PSILSS Registers
          1. 10.2.9.3.1 PDMA_USART_PSILSS0 Registers
          2. 10.2.9.3.2 PDMA_SPI_PSILSS0 Registers
      10. 10.2.10 NAVSS North Bridge (NB)
        1. 10.2.10.1 NB Overview
          1. 10.2.10.1.1 Features Supported
          2. 10.2.10.1.2 NB Parameters
            1. 10.2.10.1.2.1 Compliance to Standards
            2. 10.2.10.1.2.2 Features Not Supported
        2. 10.2.10.2 NB Functional Description
          1. 10.2.10.2.1  VBUSM Slave Interfaces
          2. 10.2.10.2.2  VBUSM Master Interface
          3. 10.2.10.2.3  VBUSM.C Interfaces
            1. 10.2.10.2.3.1 Multi-Threading
            2. 10.2.10.2.3.2 Write Command Crediting
            3. 10.2.10.2.3.3 Early Credit Response
            4. 10.2.10.2.3.4 Priority Escalation
          4. 10.2.10.2.4  Source M2M Bridges
          5. 10.2.10.2.5  Destination M2M Bridge
          6. 10.2.10.2.6  M2C Bridge
          7. 10.2.10.2.7  Memory Attribute Tables
          8. 10.2.10.2.8  Outstanding Read Data Limiter
          9. 10.2.10.2.9  Ordering
          10. 10.2.10.2.10 Quality of Service
          11. 10.2.10.2.11 IDLE Behavior
          12. 10.2.10.2.12 Clock Power Management
        3. 10.2.10.3 NB Registers
          1. 10.2.10.3.1 NAVSS0_NBSS_CFG_REGS0_MMRS Registers
          2. 10.2.10.3.2 NAVSS0_NBSS_NB_CFG_MMRS Registers
    3. 10.3 Peripheral DMA (PDMA)
      1. 10.3.1 PDMA Controller
        1. 10.3.1.1 PDMA Overview
          1. 10.3.1.1.1 PDMA Features
            1. 10.3.1.1.1.1  MCU_PDMA0 (MCU_PDMA_MISC_G0) Features
            2. 10.3.1.1.1.2  MCU_PDMA1 (MCU_PDMA_MISC_G1) Features
            3. 10.3.1.1.1.3  MCU_PDMA2 (MCU_PDMA_MISC_G2) Features
            4. 10.3.1.1.1.4  MCU_PDMA3 (MCU_PDMA_ADC) Features
            5. 10.3.1.1.1.5  PDMA2 (PDMA_DEBUG_CCMCU) Features
            6. 10.3.1.1.1.6  PDMA5 (PDMA_MCAN) Features
            7. 10.3.1.1.1.7  PDMA6 (PDMA_MCASP_G0) Features
            8. 10.3.1.1.1.8  PDMA9 (PDMA_SPI_G0) Features
            9. 10.3.1.1.1.9  PDMA10 (PDMA_SPI_G1) Features
            10. 10.3.1.1.1.10 PDMA13 (PDMA_USART_G0) Features
            11. 10.3.1.1.1.11 PDMA14 (PDMA_USART_G1) Features
            12. 10.3.1.1.1.12 PDMA15 (PDMA_USART_G2) Features
        2. 10.3.1.2 PDMA Integration
          1. 10.3.1.2.1 PDMA Integration in MCU Domain
          2. 10.3.1.2.2 PDMA Integration in MAIN Domain
        3. 10.3.1.3 PDMA Functional Description
          1. 10.3.1.3.1 PDMA Functional Blocks
            1. 10.3.1.3.1.1 Scheduler
            2. 10.3.1.3.1.2 Tx Per-Channel Buffers (TCP FIFO)
            3. 10.3.1.3.1.3 Tx DMA Unit (Tx Engine)
            4. 10.3.1.3.1.4 Rx Per-Channel Buffers (RCP FIFO)
            5. 10.3.1.3.1.5 Rx DMA Unit (Rx Engine)
          2. 10.3.1.3.2 PDMA General Functionality
            1. 10.3.1.3.2.1 Operational States
            2. 10.3.1.3.2.2 Clock Stop
            3. 10.3.1.3.2.3 Emulation Control
          3. 10.3.1.3.3 PDMA Events and Flow Control
            1. 10.3.1.3.3.1 Channel Types
              1. 10.3.1.3.3.1.1 X-Y FIFO Mode
              2. 10.3.1.3.3.1.2 MCAN Mode
              3. 10.3.1.3.3.1.3 AASRC Mode
              4. 10.3.1.3.3.1.4 1288
            2. 10.3.1.3.3.2 Channel Triggering
            3. 10.3.1.3.3.3 Completion Events
          4. 10.3.1.3.4 PDMA Transmit Operation
            1. 10.3.1.3.4.1 Destination (Tx) Channel Allocation
            2. 10.3.1.3.4.2 Destination (Tx) Channel Out-of-Band Signals
            3. 10.3.1.3.4.3 Destination Channel Initialization
              1. 10.3.1.3.4.3.1 PSI-L Destination Thread Pairing
              2. 10.3.1.3.4.3.2 Static Transfer Request Setup
              3. 10.3.1.3.4.3.3 1297
              4. 10.3.1.3.4.3.4 PSI-L Destination Thread Enables
            4. 10.3.1.3.4.4 Data Transfer
              1. 10.3.1.3.4.4.1 X-Y FIFO Mode Channel
                1. 10.3.1.3.4.4.1.1 X-Y FIFO Burst Mode
              2. 10.3.1.3.4.4.2 MCAN Mode Channel
                1. 10.3.1.3.4.4.2.1 MCAN Burst Mode
              3. 10.3.1.3.4.4.3 AASRC Mode Channel
            5. 10.3.1.3.4.5 Tx Pause
            6. 10.3.1.3.4.6 Tx Teardown
            7. 10.3.1.3.4.7 Tx Channel Reset
            8. 10.3.1.3.4.8 Tx Debug/State Registers
          5. 10.3.1.3.5 PDMA Receive Operation
            1. 10.3.1.3.5.1 Source (Rx) Channel Allocation
            2. 10.3.1.3.5.2 Source Channel Initialization
              1. 10.3.1.3.5.2.1 PSI-L Source Thread Pairing
              2. 10.3.1.3.5.2.2 Static Transfer Request Setup
              3. 10.3.1.3.5.2.3 PSI-L Source Thread Enables
            3. 10.3.1.3.5.3 Data Transfer
              1. 10.3.1.3.5.3.1 X-Y FIFO Mode Channel
              2. 10.3.1.3.5.3.2 MCAN Mode Channel
                1. 10.3.1.3.5.3.2.1 MCAN Burst Mode
              3. 10.3.1.3.5.3.3 AASRC Mode Channel
            4. 10.3.1.3.5.4 Rx Pause
            5. 10.3.1.3.5.5 Rx Teardown
            6. 10.3.1.3.5.6 Rx Channel Reset
            7. 10.3.1.3.5.7 Rx Debug/State Register
          6. 10.3.1.3.6 PDMA ECC Support
        4. 10.3.1.4 PDMA Registers
          1. 10.3.1.4.1 PDMA5 ECC Registers
          2. 10.3.1.4.2 PDMA9 ECC Registers
          3. 10.3.1.4.3 PDMA10 ECC Registers
          4. 10.3.1.4.4 PDMA PSI-L TX Configuration Registers
          5. 10.3.1.4.5 PDMA PSI-L RX Configuration Registers
      2. 10.3.2 PDMA Sources
        1. 10.3.2.1 MCU Domain PDMA Event Maps
          1. 10.3.2.1.1 MCU_PDMA_MISC_G0 Event Map
          2. 10.3.2.1.2 MCU_PDMA_MISC_G1 Event Map
          3. 10.3.2.1.3 MCU_PDMA_MISC_G2 Event Map
          4. 10.3.2.1.4 MCU_PDMA_ADC Event Map
        2. 10.3.2.2 MAIN Domain PDMA Event Maps
          1. 10.3.2.2.1 PDMA_DEBUG_CCMCU Event Map
          2. 10.3.2.2.2 PDMA_MCAN Event Map
          3. 10.3.2.2.3 PDMA_MCASP_G0 Event Map
          4. 10.3.2.2.4 PDMA_SPI_G0 Event Map
          5. 10.3.2.2.5 PDMA_SPI_G1 Event Map
          6. 10.3.2.2.6 PDMA_USART_G0 Event Map
          7. 10.3.2.2.7 PDMA_USART_G1 Event Map
          8. 10.3.2.2.8 PDMA_USART_G2 Event Map
  13. 11Time Sync
    1. 11.1 Time Sync Module (CPTS)
      1. 11.1.1 CPTS Overview
        1. 11.1.1.1 CPTS Features
        2. 11.1.1.2 CPTS Not Supported Features
      2. 11.1.2 CPTS Integration
      3. 11.1.3 CPTS Functional Description
        1. 11.1.3.1  CPTS Architecture
        2. 11.1.3.2  CPTS Initialization
        3. 11.1.3.3  32-bit Time Stamp Value
        4. 11.1.3.4  64-bit Time Stamp Value
          1. 11.1.3.4.1 64-Bit Timestamp Nudge
          2. 11.1.3.4.2 64-bit Timestamp PPM
        5. 11.1.3.5  Event FIFO
        6. 11.1.3.6  Timestamp Compare Output
          1. 11.1.3.6.1 Non-Toggle Mode
          2. 11.1.3.6.2 Toggle Mode
        7. 11.1.3.7  Timestamp Sync Output
        8. 11.1.3.8  Timestamp GENF Output
          1. 11.1.3.8.1 GENFn Nudge
          2. 11.1.3.8.2 GENFn PPM
        9. 11.1.3.9  Time Sync Events
          1. 11.1.3.9.1 Time Stamp Push Event
          2. 11.1.3.9.2 Time Stamp Counter Rollover Event (32-bit mode only)
          3. 11.1.3.9.3 Time Stamp Counter Half-rollover Event (32-bit mode only)
          4. 11.1.3.9.4 Hardware Time Stamp Push Event
        10. 11.1.3.10 Timestamp Compare Event
        11. 11.1.3.11 CPTS Interrupt Handling
      4. 11.1.4 CPTS Registers
    2. 11.2 Timer Manager
      1. 11.2.1 Timer Manager Overview
        1. 11.2.1.1 Timer Manager Features
        2. 11.2.1.2 Timer Manager Not Supported Features
      2. 11.2.2 Timer Manager Integration
      3. 11.2.3 Timer Manager Functional Description
        1. 11.2.3.1 Timer Manager Function Overview
        2. 11.2.3.2 Timer Counter
          1. 11.2.3.2.1 Timer Counter Rollover
        3. 11.2.3.3 Timer Control Module (FSM)
        4. 11.2.3.4 Timer Reprogramming
          1. 11.2.3.4.1 Periodic Hardware Timers
        5. 11.2.3.5 Event FIFO
        6. 11.2.3.6 Output Event Lookup (OES RAM)
      4. 11.2.4 Timer Manager Programming Guide
        1. 11.2.4.1 Timer Manager Low-level Programming Models
          1. 11.2.4.1.1 Surrounding Modules Global Initialization
          2. 11.2.4.1.2 Initialization Sequence
          3. 11.2.4.1.3 Real-time Operating Requirements
            1. 11.2.4.1.3.1 Timer Touch
            2. 11.2.4.1.3.2 Timer Disable
            3. 11.2.4.1.3.3 Timer Enable
          4. 11.2.4.1.4 Power Up/Power Down Sequence
      5. 11.2.5 Timer Manager Registers
        1. 11.2.5.1 TIMERMGR_CFG_CFG Registers
        2. 11.2.5.2 TIMERMGR_CFG_OES Registers
        3. 11.2.5.3 TIMERMGR_CFG_TIMERS Registers
    3. 11.3 Time Sync and Compare Events
      1. 11.3.1 Time Sync Architecture
        1. 11.3.1.1 Time Sync Architecture Overview
      2. 11.3.2 Time Sync Routers
        1. 11.3.2.1 Time Sync Routers Overview
        2. 11.3.2.2 Time Sync Routers Integration
          1. 11.3.2.2.1 TIMESYNC_INTRTR0 Integration
          2. 11.3.2.2.2 CMPEVT_INTRTR0 Integration
        3. 11.3.2.3 Time Sync Routers Registers
          1. 11.3.2.3.1 TIMESYNC_INTRTR0 Registers
          2. 11.3.2.3.2 CMPEVT_INTRTR0 Registers
      3. 11.3.3 Time Sync Event Sources
        1. 11.3.3.1 CMPEVT_INTRTR0 Event Map
        2. 11.3.3.2 TIMESYNC_INTRTR0 Event Map
        3. 11.3.3.3 DMSS0 Sync Event Map
        4. 11.3.3.4 PCIE1 Sync Event Map
        5. 11.3.3.5 MCU_CPSW0 Sync Event Map
        6. 11.3.3.6 CPSW0 Sync Event Map
        7. 11.3.3.7 I/O Sync Event Map
  14. 12Peripherals
    1. 12.1 General Connectivity Peripherals
      1. 12.1.1 Analog-to-Digital Converter (ADC)
        1. 12.1.1.1 ADC Overview
          1. 12.1.1.1.1 ADC Features
          2. 12.1.1.1.2 ADC Not Supported Features
        2. 12.1.1.2 ADC Environment
          1. 12.1.1.2.1 ADC Interface Signals
        3. 12.1.1.3 ADC Integration
          1. 12.1.1.3.1 ADC Integration in MCU Domain
        4. 12.1.1.4 ADC Functional Description
          1. 12.1.1.4.1 ADC FSM Sequencer Functional Description
            1. 12.1.1.4.1.1 Step Enable
            2. 12.1.1.4.1.2 Step Configuration
              1. 12.1.1.4.1.2.1 One-Shot (Single) or Continuous Mode
              2. 12.1.1.4.1.2.2 Software- or Hardware-Enabled Steps
              3. 12.1.1.4.1.2.3 Averaging of Samples
              4. 12.1.1.4.1.2.4 Analog Multiplexer Input Select
              5. 12.1.1.4.1.2.5 Differential Control
              6. 12.1.1.4.1.2.6 FIFO Select
              7. 12.1.1.4.1.2.7 Range Check Interrupt Enable
            3. 12.1.1.4.1.3 Open Delay and Sample Delay
              1. 12.1.1.4.1.3.1 Open Delay
              2. 12.1.1.4.1.3.2 Sample Delay
            4. 12.1.1.4.1.4 Interrupts
            5. 12.1.1.4.1.5 Power Management
            6. 12.1.1.4.1.6 DMA Requests
          2. 12.1.1.4.2 ADC AFE Functional Description
            1. 12.1.1.4.2.1 AFE Functional Block Diagram
            2. 12.1.1.4.2.2 ADC GPI Integration
          3. 12.1.1.4.3 ADC FIFOs and DMA
            1. 12.1.1.4.3.1 FIFOs
            2. 12.1.1.4.3.2 DMA
          4. 12.1.1.4.4 ADC Error Correcting Code (ECC)
            1. 12.1.1.4.4.1 Testing ECC Error Injection
          5. 12.1.1.4.5 ADC Functional Internal Diagnostic Debug Mode
        5. 12.1.1.5 ADC Programming Guide
          1. 12.1.1.5.1 ADC Low-Level Programming Models
            1. 12.1.1.5.1.1 Global Initialization
              1. 12.1.1.5.1.1.1 Surrounding Modules Global Initialization
              2. 12.1.1.5.1.1.2 General Programming Model
            2. 12.1.1.5.1.2 During Operation
        6. 12.1.1.6 ADC Registers
      2. 12.1.2 General-Purpose Interface (GPIO)
        1. 12.1.2.1 GPIO Overview
          1. 12.1.2.1.1 GPIO Features
          2. 12.1.2.1.2 GPIO Not Supported Features
        2. 12.1.2.2 GPIO Environment
          1. 12.1.2.2.1 GPIO Interface Signals
        3. 12.1.2.3 GPIO Integration
          1. 12.1.2.3.1 GPIO Integration in WKUP Domain
          2. 12.1.2.3.2 GPIO Integration in MAIN Domain
        4. 12.1.2.4 GPIO Functional Description
          1. 12.1.2.4.1 GPIO Block Diagram
          2. 12.1.2.4.2 GPIO Function
          3. 12.1.2.4.3 GPIO Interrupt and Event Generation
            1. 12.1.2.4.3.1 Interrupt Enable (per Bank)
            2. 12.1.2.4.3.2 Trigger Configuration (per Bit)
            3. 12.1.2.4.3.3 Interrupt Status and Clear (per Bit)
          4. 12.1.2.4.4 GPIO Interrupt Connectivity
          5. 12.1.2.4.5 GPIO DeepSleep Mode
          6. 12.1.2.4.6 GPIO Emulation Halt Operation
        5. 12.1.2.5 GPIO Programming Guide
          1. 12.1.2.5.1 GPIO Low-Level Programming Models
            1. 12.1.2.5.1.1 Global Initialization
              1. 12.1.2.5.1.1.1 Surrounding Modules Global Initialization
              2. 12.1.2.5.1.1.2 GPIO Module Global Initialization
            2. 12.1.2.5.1.2 GPIO Operational Modes Configuration
              1. 12.1.2.5.1.2.1 GPIO Read Input Register
              2. 12.1.2.5.1.2.2 GPIO Set Bit Function
              3. 12.1.2.5.1.2.3 GPIO Clear Bit Function
        6. 12.1.2.6 GPIO Registers
      3. 12.1.3 Inter-Integrated Circuit (I2C) Interface
        1. 12.1.3.1 I2C Overview
          1. 12.1.3.1.1 I2C Features
          2. 12.1.3.1.2 I2C Not Supported Features
        2. 12.1.3.2 I2C Environment
          1. 12.1.3.2.1 I2C Typical Application
            1. 12.1.3.2.1.1 I2C Pins for Typical Connections in I2C Mode
            2. 12.1.3.2.1.2 I2C Interface Typical Connections
            3. 12.1.3.2.1.3 1501
          2. 12.1.3.2.2 I2C Typical Connection Protocol and Data Format
            1. 12.1.3.2.2.1  I2C Serial Data Format
            2. 12.1.3.2.2.2  I2C Data Validity
            3. 12.1.3.2.2.3  I2C Start and Stop Conditions
            4. 12.1.3.2.2.4  I2C Addressing
              1. 12.1.3.2.2.4.1 Data Transfer Formats in F/S Mode
              2. 12.1.3.2.2.4.2 Data Transfer Format in HS Mode
            5. 12.1.3.2.2.5  I2C Controller Transmitter
            6. 12.1.3.2.2.6  I2C Controller Receiver
            7. 12.1.3.2.2.7  I2C Target Transmitter
            8. 12.1.3.2.2.8  I2C Target Receiver
            9. 12.1.3.2.2.9  I2C Bus Arbitration
            10. 12.1.3.2.2.10 I2C Clock Generation and Synchronization
        3. 12.1.3.3 I2C Integration
          1. 12.1.3.3.1 I2C Integration in WKUP Domain
          2. 12.1.3.3.2 I2C Integration in MCU Domain
          3. 12.1.3.3.3 I2C Integration in MAIN Domain
        4. 12.1.3.4 I2C Functional Description
          1. 12.1.3.4.1 I2C Block Diagram
          2. 12.1.3.4.2 I2C Clocks
            1. 12.1.3.4.2.1 I2C Clocking
            2. 12.1.3.4.2.2 I2C Automatic Blocking of the I2C Clock Feature
          3. 12.1.3.4.3 I2C Software Reset
          4. 12.1.3.4.4 I2C Power Management
          5. 12.1.3.4.5 I2C Interrupt Requests
          6. 12.1.3.4.6 I2C Programmable Multitarget Channel Feature
          7. 12.1.3.4.7 I2C FIFO Management
            1. 12.1.3.4.7.1 I2C FIFO Interrupt Mode
            2. 12.1.3.4.7.2 I2C FIFO Polling Mode
            3. 12.1.3.4.7.3 I2C Draining Feature
          8. 12.1.3.4.8 I2C Noise Filter
          9. 12.1.3.4.9 I2C System Test Mode
        5. 12.1.3.5 I2C Programming Guide
          1. 12.1.3.5.1 I2C Low-Level Programming Models
            1. 12.1.3.5.1.1 I2C Programming Model
              1. 12.1.3.5.1.1.1 Main Program
                1. 12.1.3.5.1.1.1.1 Configure the Module Before Enabling the I2C Controller
                2. 12.1.3.5.1.1.1.2 Initialize the I2C Controller
                3. 12.1.3.5.1.1.1.3 Configure Target Address and the Data Control Register
                4. 12.1.3.5.1.1.1.4 Initiate a Transfer
                5. 12.1.3.5.1.1.1.5 Receive Data
                6. 12.1.3.5.1.1.1.6 Transmit Data
              2. 12.1.3.5.1.1.2 Interrupt Subroutine Sequence
              3. 12.1.3.5.1.1.3 Programming Flow-Diagrams
        6. 12.1.3.6 I2C Registers
      4. 12.1.4 Improved Inter-Integrated Circuit (I3C) Interface
        1. 12.1.4.1 I3C Overview
          1. 12.1.4.1.1 I3C Features
          2. 12.1.4.1.2 I3C Not Supported Features
        2. 12.1.4.2 I3C Environment
          1. 12.1.4.2.1 I3C Typical Application
            1. 12.1.4.2.1.1 I3C Pins for Typical Connections
            2. 12.1.4.2.1.2 I3C Interface Typical Connections
            3. 12.1.4.2.1.3 1555
        3. 12.1.4.3 I3C Integration
          1. 12.1.4.3.1 I3C Integration in MCU Domain
          2. 12.1.4.3.2 I3C Integration in MAIN Domain
        4. 12.1.4.4 I3C Functional Description
          1. 12.1.4.4.1  I3C Block Diagram
          2. 12.1.4.4.2  I3C Clock Configuration
            1. 12.1.4.4.2.1 Setting Base Frequencies
            2. 12.1.4.4.2.2 Asymmetric Push-Pull SCL Timing
            3. 12.1.4.4.2.3 Open-Drain SCL Timing
            4. 12.1.4.4.2.4 Changing Programmed Frequencies
          3. 12.1.4.4.3  I3C Interrupt Requests
          4. 12.1.4.4.4  I3C Power Configuration
          5. 12.1.4.4.5  I3C Dynamic Address Management
          6. 12.1.4.4.6  I3C Retaining Registers Space
          7. 12.1.4.4.7  I3C Dynamic Address Assignment Procedure
          8. 12.1.4.4.8  I3C Sending CCC Messages
          9. 12.1.4.4.9  I3C In-Band Interrupt
            1. 12.1.4.4.9.1 Regular I3C Slave In-Band Interrupt
            2. 12.1.4.4.9.2 Current Master Takeover In-Band Interrupt
          10. 12.1.4.4.10 I3C Hot-Join Request
          11. 12.1.4.4.11 I3C Immediate Commands
          12. 12.1.4.4.12 I3C Host Commands
          13. 12.1.4.4.13 I3C Sending Private Data in SDR Messages
            1. 12.1.4.4.13.1 SDR Private Write Message
            2. 12.1.4.4.13.2 SDR Private Read Message
            3. 12.1.4.4.13.3 SDR Payload Length Adjustment
        5. 12.1.4.5 I3C Programming Guide
          1. 12.1.4.5.1 I3C Power-On Programming Model
          2. 12.1.4.5.2 I3C Static Devices Programming
          3. 12.1.4.5.3 I3C DAA Procedure Initiation
          4. 12.1.4.5.4 I3C SDR Write Message Programming Model
          5. 12.1.4.5.5 I3C SDR Read Message Programming Model
          6. 12.1.4.5.6 I3C DDR Write Message Programming Model
          7. 12.1.4.5.7 I3C DDR Read Message Programming Model
        6. 12.1.4.6 I3C Registers
      5. 12.1.5 Multichannel Serial Peripheral Interface (MCSPI)
        1. 12.1.5.1 MCSPI Overview
          1. 12.1.5.1.1 SPI Features
          2. 12.1.5.1.2 MCSPI Not Supported Features
        2. 12.1.5.2 MCSPI Environment
          1. 12.1.5.2.1 Basic MCSPI Pins for Master Mode
          2. 12.1.5.2.2 Basic MCSPI Pins for Slave Mode
          3. 12.1.5.2.3 MCSPI Internal Connectivity
          4. 12.1.5.2.4 MCSPI Protocol and Data Format
            1. 12.1.5.2.4.1 Transfer Format
          5. 12.1.5.2.5 MCSPI in Controller Mode
          6. 12.1.5.2.6 MCSPI in Peripheral Mode
        3. 12.1.5.3 MCSPI Integration
          1. 12.1.5.3.1 MCSPI Integration in MCU Domain
          2. 12.1.5.3.2 MCSPI Integration in MAIN Domain
        4. 12.1.5.4 MCSPI Functional Description
          1. 12.1.5.4.1 SPI Block Diagram
          2. 12.1.5.4.2 MCSPI Reset
          3. 12.1.5.4.3 MCSPI Controller Mode
            1. 12.1.5.4.3.1 Controller Mode Features
            2. 12.1.5.4.3.2 Controller Transmit-and-Receive Mode (Full Duplex)
            3. 12.1.5.4.3.3 Controller Transmit-Only Mode (Half Duplex)
            4. 12.1.5.4.3.4 Controller Receive-Only Mode (Half Duplex)
            5. 12.1.5.4.3.5 Single-Channel Controller Mode
              1. 12.1.5.4.3.5.1 Programming Tips When Switching to Another Channel
              2. 12.1.5.4.3.5.2 Force SPIEN[i] Mode
              3. 12.1.5.4.3.5.3 Turbo Mode
            6. 12.1.5.4.3.6 Start-Bit Mode
            7. 12.1.5.4.3.7 Chip-Select Timing Control
            8. 12.1.5.4.3.8 Programmable MCSPI Clock (SPICLK)
              1. 12.1.5.4.3.8.1 Clock Ratio Granularity
          4. 12.1.5.4.4 MCSPI Peripheral Mode
            1. 12.1.5.4.4.1 Dedicated Resources
            2. 12.1.5.4.4.2 Peripheral Transmit-and-Receive Mode
            3. 12.1.5.4.4.3 Peripheral Transmit-Only Mode
            4. 12.1.5.4.4.4 Peripheral Receive-Only Mode
          5. 12.1.5.4.5 MCSPI 3-Pin or 4-Pin Mode
          6. 12.1.5.4.6 MCSPI FIFO Buffer Management
            1. 12.1.5.4.6.1 Buffer Almost Full
            2. 12.1.5.4.6.2 Buffer Almost Empty
            3. 12.1.5.4.6.3 End of Transfer Management
            4. 12.1.5.4.6.4 Multiple MCSPI Word Access
            5. 12.1.5.4.6.5 First MCSPI Word Delay
          7. 12.1.5.4.7 MCSPI Interrupts
            1. 12.1.5.4.7.1 Interrupt Events in Controller Mode
              1. 12.1.5.4.7.1.1 TXx_EMPTY
              2. 12.1.5.4.7.1.2 TXx_UNDERFLOW
              3. 12.1.5.4.7.1.3 RXx_ FULL
              4. 12.1.5.4.7.1.4 End Of Word Count
            2. 12.1.5.4.7.2 Interrupt Events in Peripheral Mode
              1. 12.1.5.4.7.2.1 TXx_EMPTY
              2. 12.1.5.4.7.2.2 TXx_UNDERFLOW
              3. 12.1.5.4.7.2.3 RXx_FULL
              4. 12.1.5.4.7.2.4 RX0_OVERFLOW
              5. 12.1.5.4.7.2.5 End Of Word Count
            3. 12.1.5.4.7.3 Interrupt-Driven Operation
            4. 12.1.5.4.7.4 Polling
          8. 12.1.5.4.8 MCSPI DMA Requests
          9. 12.1.5.4.9 MCSPI Power Saving Management
            1. 12.1.5.4.9.1 Normal Mode
            2. 12.1.5.4.9.2 Idle Mode
              1. 12.1.5.4.9.2.1 Force-Idle Mode
        5. 12.1.5.5 MCSPI Programming Guide
          1. 12.1.5.5.1 MCSPI Global Initialization
            1. 12.1.5.5.1.1 Surrounding Modules Global Initialization
            2. 12.1.5.5.1.2 MCSPI Global Initialization
              1. 12.1.5.5.1.2.1 Main Sequence – MCSPI Global Initialization
          2. 12.1.5.5.2 MCSPI Operational Mode Configuration
            1. 12.1.5.5.2.1 MCSPI Operational Modes
              1. 12.1.5.5.2.1.1 Common Transfer Sequence
              2. 12.1.5.5.2.1.2 End of Transfer Sequences
              3. 12.1.5.5.2.1.3 Transmit-and-Receive (Controller and Peripheral)
              4. 12.1.5.5.2.1.4 Transmit-Only (Controller and Peripheral)
                1. 12.1.5.5.2.1.4.1 Based on Interrupt Requests
                2. 12.1.5.5.2.1.4.2 Based on DMA Write Requests
              5. 12.1.5.5.2.1.5 Controller Normal Receive-Only
                1. 12.1.5.5.2.1.5.1 Based on Interrupt Requests
                2. 12.1.5.5.2.1.5.2 Based on DMA Read Requests
              6. 12.1.5.5.2.1.6 Controller Turbo Receive-Only
                1. 12.1.5.5.2.1.6.1 Based on Interrupt Requests
                2. 12.1.5.5.2.1.6.2 Based on DMA Read Requests
              7. 12.1.5.5.2.1.7 Peripheral Receive-Only
              8. 12.1.5.5.2.1.8 Transfer Procedures With FIFO
                1. 12.1.5.5.2.1.8.1 Common Transfer Sequence in FIFO Mode
                2. 12.1.5.5.2.1.8.2 End of Transfer Sequences in FIFO Mode
                3. 12.1.5.5.2.1.8.3 Transmit-and-Receive With Word Count
                4. 12.1.5.5.2.1.8.4 Transmit-and-Receive Without Word Count
                5. 12.1.5.5.2.1.8.5 Transmit-Only
                6. 12.1.5.5.2.1.8.6 Receive-Only With Word Count
                7. 12.1.5.5.2.1.8.7 Receive-Only Without Word Count
              9. 12.1.5.5.2.1.9 Common Transfer Procedures Without FIFO – Polling Method
                1. 12.1.5.5.2.1.9.1 Receive-Only Procedure – Polling Method
                2. 12.1.5.5.2.1.9.2 Receive-Only Procedure – Interrupt Method
                3. 12.1.5.5.2.1.9.3 Transmit-Only Procedure – Polling Method
                4. 12.1.5.5.2.1.9.4 Transmit-and-Receive Procedure – Polling Method
        6. 12.1.5.6 MCSPI Registers
      6. 12.1.6 Universal Asynchronous Receiver/Transmitter (UART)
        1. 12.1.6.1 UART Overview
          1. 12.1.6.1.1 UART Features
          2. 12.1.6.1.2 IrDA Features
          3. 12.1.6.1.3 CIR Features
          4. 12.1.6.1.4 UART Not Supported Features
        2. 12.1.6.2 UART Environment
          1. 12.1.6.2.1 UART Functional Interfaces
            1. 12.1.6.2.1.1 System Using UART Communication With Hardware Handshake
            2. 12.1.6.2.1.2 UART Interface Description
            3. 12.1.6.2.1.3 UART Protocol and Data Format
            4. 12.1.6.2.1.4 UART 9-bit Mode Data Format
          2. 12.1.6.2.2 RS-485 Functional Interfaces
            1. 12.1.6.2.2.1 System Using RS-485 Communication
            2. 12.1.6.2.2.2 RS-485 Interface Description
          3. 12.1.6.2.3 IrDA Functional Interfaces
            1. 12.1.6.2.3.1 System Using IrDA Communication Protocol
            2. 12.1.6.2.3.2 IrDA Interface Description
            3. 12.1.6.2.3.3 IrDA Protocol and Data Format
              1. 12.1.6.2.3.3.1 SIR Mode
                1. 12.1.6.2.3.3.1.1 Frame Format
                2. 12.1.6.2.3.3.1.2 Asynchronous Transparency
                3. 12.1.6.2.3.3.1.3 Abort Sequence
                4. 12.1.6.2.3.3.1.4 Pulse Shaping
                5. 12.1.6.2.3.3.1.5 Encoder
                6. 12.1.6.2.3.3.1.6 Decoder
                7. 12.1.6.2.3.3.1.7 IR Address Checking
              2. 12.1.6.2.3.3.2 SIR Free-Format Mode
              3. 12.1.6.2.3.3.3 MIR Mode
                1. 12.1.6.2.3.3.3.1 MIR Encoder/Decoder
                2. 12.1.6.2.3.3.3.2 SIP Generation
              4. 12.1.6.2.3.3.4 FIR Mode
          4. 12.1.6.2.4 CIR Functional Interfaces
            1. 12.1.6.2.4.1 System Using CIR Communication Protocol With Remote Control
            2. 12.1.6.2.4.2 CIR Interface Description
            3. 12.1.6.2.4.3 CIR Protocol and Data Format
              1. 12.1.6.2.4.3.1 Carrier Modulation
              2. 12.1.6.2.4.3.2 Pulse Duty Cycle
              3. 12.1.6.2.4.3.3 Consumer IR Encoding/Decoding
        3. 12.1.6.3 UART Integration
          1. 12.1.6.3.1 UART Integration in WKUP Domain
          2. 12.1.6.3.2 UART Integration in MCU Domain
          3. 12.1.6.3.3 UART Integration in MAIN Domain
        4. 12.1.6.4 UART Functional Description
          1. 12.1.6.4.1 UART Block Diagram
          2. 12.1.6.4.2 UART Clock Configuration
          3. 12.1.6.4.3 UART Software Reset
            1. 12.1.6.4.3.1 Independent TX/RX
          4. 12.1.6.4.4 UART Power Management
            1. 12.1.6.4.4.1 UART Mode Power Management
              1. 12.1.6.4.4.1.1 Module Power Saving
              2. 12.1.6.4.4.1.2 System Power Saving
            2. 12.1.6.4.4.2 IrDA Mode Power Management
              1. 12.1.6.4.4.2.1 Module Power Saving
              2. 12.1.6.4.4.2.2 System Power Saving
            3. 12.1.6.4.4.3 CIR Mode Power Management
              1. 12.1.6.4.4.3.1 Module Power Saving
              2. 12.1.6.4.4.3.2 System Power Saving
            4. 12.1.6.4.4.4 Local Power Management
          5. 12.1.6.4.5 UART Interrupt Requests
            1. 12.1.6.4.5.1 UART Mode Interrupt Management
              1. 12.1.6.4.5.1.1 UART Interrupts
              2. 12.1.6.4.5.1.2 Wake-Up Interrupt
            2. 12.1.6.4.5.2 IrDA Mode Interrupt Management
              1. 12.1.6.4.5.2.1 IrDA Interrupts
              2. 12.1.6.4.5.2.2 Wake-Up Interrupts
            3. 12.1.6.4.5.3 CIR Mode Interrupt Management
              1. 12.1.6.4.5.3.1 CIR Interrupts
              2. 12.1.6.4.5.3.2 Wake-Up Interrupts
          6. 12.1.6.4.6 UART FIFO Management
            1. 12.1.6.4.6.1 FIFO Trigger
              1. 12.1.6.4.6.1.1 Transmit FIFO Trigger
              2. 12.1.6.4.6.1.2 Receive FIFO Trigger
            2. 12.1.6.4.6.2 FIFO Interrupt Mode
            3. 12.1.6.4.6.3 FIFO Polled Mode Operation
            4. 12.1.6.4.6.4 FIFO DMA Mode Operation
              1. 12.1.6.4.6.4.1 DMA sequence to disable TX DMA
              2. 12.1.6.4.6.4.2 DMA Transfers (DMA Mode 1, 2, or 3)
              3. 12.1.6.4.6.4.3 DMA Transmission
              4. 12.1.6.4.6.4.4 DMA Reception
          7. 12.1.6.4.7 UART Mode Selection
            1. 12.1.6.4.7.1 Register Access Modes
              1. 12.1.6.4.7.1.1 Operational Mode and Configuration Modes
              2. 12.1.6.4.7.1.2 Register Access Submode
              3. 12.1.6.4.7.1.3 Registers Available for the Register Access Modes
            2. 12.1.6.4.7.2 UART/RS-485/IrDA (SIR, MIR, FIR)/CIR Mode Selection
              1. 12.1.6.4.7.2.1 Registers Available for the UART Function
              2. 12.1.6.4.7.2.2 Registers Available for the IrDA Function
              3. 12.1.6.4.7.2.3 Registers Available for the CIR Function
          8. 12.1.6.4.8 UART Protocol Formatting
            1. 12.1.6.4.8.1 UART Mode
              1. 12.1.6.4.8.1.1 UART Clock Generation: Baud Rate Generation
              2. 12.1.6.4.8.1.2 Choosing the Appropriate Divisor Value
              3. 12.1.6.4.8.1.3 UART Data Formatting
                1. 12.1.6.4.8.1.3.1 Frame Formatting
                2. 12.1.6.4.8.1.3.2 Hardware Flow Control
                3. 12.1.6.4.8.1.3.3 Software Flow Control
                  1. 1.6.4.8.1.3.3.1 Receive (RX)
                  2. 1.6.4.8.1.3.3.2 Transmit (TX)
                4. 12.1.6.4.8.1.3.4 Autobauding Modes
                5. 12.1.6.4.8.1.3.5 Error Detection
                6. 12.1.6.4.8.1.3.6 Overrun During Receive
                7. 12.1.6.4.8.1.3.7 Time-Out and Break Conditions
                  1. 1.6.4.8.1.3.7.1 Time-Out Counter
                  2. 1.6.4.8.1.3.7.2 Break Condition
            2. 12.1.6.4.8.2 RS-485 Mode
              1. 12.1.6.4.8.2.1 RS-485 External Transceiver Direction Control
            3. 12.1.6.4.8.3 IrDA Mode
              1. 12.1.6.4.8.3.1 IrDA Clock Generation: Baud Generator
              2. 12.1.6.4.8.3.2 Choosing the Appropriate Divisor Value
              3. 12.1.6.4.8.3.3 IrDA Data Formatting
                1. 12.1.6.4.8.3.3.1  IR RX Polarity Control
                2. 12.1.6.4.8.3.3.2  IrDA Reception Control
                3. 12.1.6.4.8.3.3.3  IR Address Checking
                4. 12.1.6.4.8.3.3.4  Frame Closing
                5. 12.1.6.4.8.3.3.5  Store and Controlled Transmission
                6. 12.1.6.4.8.3.3.6  Error Detection
                7. 12.1.6.4.8.3.3.7  Underrun During Transmission
                8. 12.1.6.4.8.3.3.8  Overrun During Receive
                9. 12.1.6.4.8.3.3.9  Status FIFO
                10. 12.1.6.4.8.3.3.10 Multi-drop Parity Mode with Address Match
                11. 12.1.6.4.8.3.3.11 Time-guard
              4. 12.1.6.4.8.3.4 SIR Mode Data Formatting
                1. 12.1.6.4.8.3.4.1 Abort Sequence
                2. 12.1.6.4.8.3.4.2 Pulse Shaping
                3. 12.1.6.4.8.3.4.3 SIR Free Format Programming
              5. 12.1.6.4.8.3.5 MIR and FIR Mode Data Formatting
            4. 12.1.6.4.8.4 CIR Mode
              1. 12.1.6.4.8.4.1 CIR Mode Clock Generation
              2. 12.1.6.4.8.4.2 CIR Data Formatting
                1. 12.1.6.4.8.4.2.1 IR RX Polarity Control
                2. 12.1.6.4.8.4.2.2 CIR Transmission
                3. 12.1.6.4.8.4.2.3 CIR Reception
        5. 12.1.6.5 UART Programming Guide
          1. 12.1.6.5.1 UART Global Initialization
            1. 12.1.6.5.1.1 Surrounding Modules Global Initialization
            2. 12.1.6.5.1.2 UART Module Global Initialization
          2. 12.1.6.5.2 UART Mode selection
          3. 12.1.6.5.3 UART Submode selection
          4. 12.1.6.5.4 UART Load FIFO trigger and DMA mode settings
            1. 12.1.6.5.4.1 DMA mode Settings
            2. 12.1.6.5.4.2 FIFO Trigger Settings
          5. 12.1.6.5.5 UART Protocol, Baud rate and interrupt settings
            1. 12.1.6.5.5.1 Baud rate settings
            2. 12.1.6.5.5.2 Interrupt settings
            3. 12.1.6.5.5.3 Protocol settings
            4. 12.1.6.5.5.4 UART/RS-485/IrDA(SIR/MIR/FIR)/CIR
            5. 12.1.6.5.5.5 UART Multi-drop Parity Address Match Mode Configuration
          6. 12.1.6.5.6 UART Hardware and Software Flow Control Configuration
            1. 12.1.6.5.6.1 Hardware Flow Control Configuration
            2. 12.1.6.5.6.2 Software Flow Control Configuration
          7. 12.1.6.5.7 IrDA Programming Model
            1. 12.1.6.5.7.1 SIR mode
              1. 12.1.6.5.7.1.1 Receive
              2. 12.1.6.5.7.1.2 Transmit
            2. 12.1.6.5.7.2 MIR mode
              1. 12.1.6.5.7.2.1 Receive
              2. 12.1.6.5.7.2.2 Transmit
            3. 12.1.6.5.7.3 FIR mode
              1. 12.1.6.5.7.3.1 Receive
              2. 12.1.6.5.7.3.2 Transmit
        6. 12.1.6.6 UART Registers
    2. 12.2 High-speed Serial Interfaces
      1. 12.2.1 Gigabit Ethernet MAC (MCU_CPSW0)
        1. 12.2.1.1 MCU_CPSW0 Overview
          1. 12.2.1.1.1 MCU_CPSW0 Features
          2. 12.2.1.1.2 MCU_CPSW0 Not Supported Features
          3. 12.2.1.1.3 Terminology
        2. 12.2.1.2 MCU_CPSW0 Environment
          1. 12.2.1.2.1 MCU_CPSW0 RMII Interface
          2. 12.2.1.2.2 MCU_CPSW0 RGMII Interface
        3. 12.2.1.3 MCU_CPSW0 Integration
        4. 12.2.1.4 MCU_CPSW0 Functional Description
          1. 12.2.1.4.1 Functional Block Diagram
          2. 12.2.1.4.2 CPSW Ports
            1. 12.2.1.4.2.1 Interface Mode Selection
          3. 12.2.1.4.3 Clocking
            1. 12.2.1.4.3.1 Subsystem Clocking
            2. 12.2.1.4.3.2 Interface Clocking
              1. 12.2.1.4.3.2.1 RGMII Interface Clocking
              2. 12.2.1.4.3.2.2 RMII Interface Clocking
              3. 12.2.1.4.3.2.3 MDIO Clocking
          4. 12.2.1.4.4 Software IDLE
          5. 12.2.1.4.5 Interrupt Functionality
            1. 12.2.1.4.5.1 EVNT_PEND Interrupt
            2. 12.2.1.4.5.2 Statistics Interrupt (STAT_PEND0)
            3. 12.2.1.4.5.3 ECC DED Level Interrupt (ECC_DED_INT)
            4. 12.2.1.4.5.4 ECC SEC Level Interrupt (ECC_SEC_INT)
            5. 12.2.1.4.5.5 MDIO Interrupts
          6. 12.2.1.4.6 CPSW_2G
            1. 12.2.1.4.6.1  Address Lookup Engine (ALE)
              1. 12.2.1.4.6.1.1  Error Handling
              2. 12.2.1.4.6.1.2  Bypass Operations
              3. 12.2.1.4.6.1.3  OUI Deny or Accept
              4. 12.2.1.4.6.1.4  Statistics Counting
              5. 12.2.1.4.6.1.5  Automotive Security Features
              6. 12.2.1.4.6.1.6  CPSW Switching Solutions
                1. 12.2.1.4.6.1.6.1 Basics of 2-port Switch Type
              7. 12.2.1.4.6.1.7  VLAN Routing and OAM Operations
                1. 12.2.1.4.6.1.7.1 InterVLAN Routing
                2. 12.2.1.4.6.1.7.2 OAM Operations
              8. 12.2.1.4.6.1.8  Supervisory packets
              9. 12.2.1.4.6.1.9  Address Table Entry
                1. 12.2.1.4.6.1.9.1 Free Table Entry
                2. 12.2.1.4.6.1.9.2 Multicast Address Table Entry
                3. 12.2.1.4.6.1.9.3 VLAN/Multicast Address Table Entry
                4. 12.2.1.4.6.1.9.4 Unicast Address Table Entry
                5. 12.2.1.4.6.1.9.5 OUI Unicast Address Table Entry
                6. 12.2.1.4.6.1.9.6 VLAN/Unicast Address Table Entry
                7. 12.2.1.4.6.1.9.7 VLAN Table Entry
              10. 12.2.1.4.6.1.10 ALE Policing and Classification
                1. 12.2.1.4.6.1.10.1 ALE Classification
                  1. 2.1.4.6.1.10.1.1 Classifier to CPPI Transmit Flow ID Mapping
              11. 12.2.1.4.6.1.11 DSCP
              12. 12.2.1.4.6.1.12 Packet Forwarding Processes
                1. 12.2.1.4.6.1.12.1 Ingress Filtering Process
                2. 12.2.1.4.6.1.12.2 VLAN_Aware Lookup Process
                3. 12.2.1.4.6.1.12.3 Egress Process
                4. 12.2.1.4.6.1.12.4 Learning/Updating/Touching Processes
                  1. 2.1.4.6.1.12.4.1 Learning Process
                  2. 2.1.4.6.1.12.4.2 Updating Process
                  3. 2.1.4.6.1.12.4.3 Touching Process
              13. 12.2.1.4.6.1.13 VLAN Aware Mode
              14. 12.2.1.4.6.1.14 VLAN Unaware Mode
            2. 12.2.1.4.6.2  Packet Priority Handling
              1. 12.2.1.4.6.2.1 Priority Mapping and Transmit VLAN Priority
            3. 12.2.1.4.6.3  CPPI Port Ingress
            4. 12.2.1.4.6.4  Packet CRC Handling
              1. 12.2.1.4.6.4.1 Transmit VLAN Processing
                1. 12.2.1.4.6.4.1.1 Untagged Packets (No VLAN or Priority Tag Header)
                2. 12.2.1.4.6.4.1.2 Priority Tagged Packets (VLAN VID == 0 && EN_VID0_MODE ==0h)
                3. 12.2.1.4.6.4.1.3 VLAN Tagged Packets (VLAN VID != 0 || (EN_VID0_MODE ==1h && VLAN VID ==0))
              2. 12.2.1.4.6.4.2 Ethernet Port Ingress Packet CRC
              3. 12.2.1.4.6.4.3 Ethernet Port Egress Packet CRC
              4. 12.2.1.4.6.4.4 CPPI Port Ingress Packet CRC
              5. 12.2.1.4.6.4.5 CPPI Port Egress Packet CRC
            5. 12.2.1.4.6.5  FIFO Memory Control
            6. 12.2.1.4.6.6  FIFO Transmit Queue Control
              1. 12.2.1.4.6.6.1 CPPI Port Receive Rate Limiting
              2. 12.2.1.4.6.6.2 Ethernet Port Transmit Rate Limiting
            7. 12.2.1.4.6.7  Intersperced Express Traffic (IET – P802.3br/D2.0)
              1. 12.2.1.4.6.7.1 IET Configuration
            8. 12.2.1.4.6.8  Enhanced Scheduled Traffic (EST – P802.1Qbv/D2.2)
              1. 12.2.1.4.6.8.1 Enhanced Scheduled Traffic Overview
              2. 12.2.1.4.6.8.2 Enhanced Scheduled Traffic Fetch RAM
              3. 12.2.1.4.6.8.3 Enhanced Scheduled Traffic Time Interval
              4. 12.2.1.4.6.8.4 Enhanced Scheduled Traffic Fetch Values
              5. 12.2.1.4.6.8.5 Enhanced Scheduled Traffic Packet Fill
              6. 12.2.1.4.6.8.6 Enhanced Scheduled Traffic Time Stamp
              7. 12.2.1.4.6.8.7 Enhanced Scheduled Traffic Packets Per Priority
            9. 12.2.1.4.6.9  Audio Video Bridging
              1. 12.2.1.4.6.9.1 IEEE 802.1AS: Timing and Synchronization for Time-Sensitive Applications in Bridged Local Area Networks (Precision Time Protocol (PTP))
                1. 12.2.1.4.6.9.1.1 IEEE 1722: "Layer 2 Transport Protocol for Time-Sensitive Streams"
                  1. 2.1.4.6.9.1.1.1 Cross-timestamping and Presentation Timestamps
                2. 12.2.1.4.6.9.1.2 IEEE 1733: Extends RTCP for RTP Streaming over AVB-supported Networks
              2. 12.2.1.4.6.9.2 IEEE 802.1Qav: "Virtual Bridged Local Area Networks: Forwarding and Queuing for Time-Sensitive Streams"
                1. 12.2.1.4.6.9.2.1 Configuring the Device for 802.1Qav Operation
            10. 12.2.1.4.6.10 Ethernet MAC Sliver
              1. 12.2.1.4.6.10.1 1945
                1. 12.2.1.4.6.10.1.1 1946
                  1. 2.1.4.6.10.1.1.1 CRC Insertion
                  2. 2.1.4.6.10.1.1.2 MTXER
                  3. 2.1.4.6.10.1.1.3 Adaptive Performance Optimization (APO)
                  4. 2.1.4.6.10.1.1.4 Inter-Packet-Gap Enforcement
                  5. 2.1.4.6.10.1.1.5 Back Off
                  6. 2.1.4.6.10.1.1.6 Programmable Transmit Inter-Packet Gap
                  7. 2.1.4.6.10.1.1.7 Speed, Duplex and Pause Frame Support Negotiation
              2. 12.2.1.4.6.10.2 RMII Interface
                1. 12.2.1.4.6.10.2.1 Features
                2. 12.2.1.4.6.10.2.2 RMII Receive (RX)
                3. 12.2.1.4.6.10.2.3 RMII Transmit (TX)
              3. 12.2.1.4.6.10.3 RGMII Interface
                1. 12.2.1.4.6.10.3.1 Features
                2. 12.2.1.4.6.10.3.2 RGMII Receive (RX)
                3. 12.2.1.4.6.10.3.3 In-Band Mode of Operation
                4. 12.2.1.4.6.10.3.4 Forced Mode of Operation
                5. 12.2.1.4.6.10.3.5 RGMII Transmit (TX)
              4. 12.2.1.4.6.10.4 Frame Classification
              5. 12.2.1.4.6.10.5 Receive FIFO Architecture
            11. 12.2.1.4.6.11 Embedded Memories
            12. 12.2.1.4.6.12 Memory Error Detection and Correction
              1. 12.2.1.4.6.12.1 Packet Header ECC
              2. 12.2.1.4.6.12.2 Packet Protect CRC
              3. 12.2.1.4.6.12.3 Aggregator RAM Control
            13. 12.2.1.4.6.13 Ethernet Port Flow Control
              1. 12.2.1.4.6.13.1 Ethernet Receive Flow Control
                1. 12.2.1.4.6.13.1.1 Collision Based Receive Buffer Flow Control
                2. 12.2.1.4.6.13.1.2 IEEE 802.3X Based Receive Flow Control
              2. 12.2.1.4.6.13.2 Flow Control Trigger
              3. 12.2.1.4.6.13.3 Ethernet Transmit Flow Control
            14. 12.2.1.4.6.14 Energy Efficient Ethernet Support (802.3az)
            15. 12.2.1.4.6.15 Ethernet Switch Latency
            16. 12.2.1.4.6.16 MAC Emulation Control
            17. 12.2.1.4.6.17 MAC Command IDLE
            18. 12.2.1.4.6.18 CPSW Network Statistics
              1. 12.2.1.4.6.18.1  Rx-only Statistics Descriptions
                1. 12.2.1.4.6.18.1.1  Good Rx Frames (Offset = 3A000h - Port 0 or Offset = 3A200h - Port 1)
                2. 12.2.1.4.6.18.1.2  Broadcast Rx Frames (Offset = 3A004h - Port 0 or Offset = 3A204h - Port 1)
                3. 12.2.1.4.6.18.1.3  Multicast Rx Frames (Offset = 3A008h - Port 0 or Offset = 3A208h - Port 1)
                4. 12.2.1.4.6.18.1.4  Pause Rx Frames (Offset = 3A20Ch - Port 1)
                5. 12.2.1.4.6.18.1.5  Rx CRC Errors (Offset = 3A010h - Port 0 or Offset = 3A210h - Port 1)
                6. 12.2.1.4.6.18.1.6  Rx Align/Code Errors (Offset = 3A214h - Port 1)
                7. 12.2.1.4.6.18.1.7  Oversize Rx Frames (Offset = 3A018h - Port 0 or Offset = 3A218h - Port 1)
                8. 12.2.1.4.6.18.1.8  Rx Jabbers (Offset = 3A21Ch - Port 1)
                9. 12.2.1.4.6.18.1.9  Undersize (Short) Rx Frames (Offset = 3A020h- Port 0 or Offset = 3A220h - Port 1)
                10. 12.2.1.4.6.18.1.10 Rx Fragments (Offset = 3A024h - Port 0 or Offset = 3A224h - Port 1)
                11. 12.2.1.4.6.18.1.11 RX IPG Error (Offset = 3A25Ch - Port 1)
                12. 12.2.1.4.6.18.1.12 ALE Drop (Offset = 3A028h - Port 0 or Offset = 3A228h - Port 1)
                13. 12.2.1.4.6.18.1.13 ALE Overrun Drop (Offset = 3A02Ch - Port 0 or Offset = 3A22Ch - Port 1)
                14. 12.2.1.4.6.18.1.14 Rx Octets (Offset = 3A030h - Port 0 or Offset = 3A230h - Port 1)
                15. 12.2.1.4.6.18.1.15 Rx Bottom of FIFO Drop (Offset = 3A084h - Port 0 or Offset = 3A284h - Port 1)
                16. 12.2.1.4.6.18.1.16 Portmask Drop (Offset = 3A088h - Port 0 or Offset = 3A288h - Port 1)
                17. 12.2.1.4.6.18.1.17 Rx Top of FIFO Drop (Offset = 3A08Ch - Port 0 or Offset = 3A28Ch - Port 1)
                18. 12.2.1.4.6.18.1.18 ALE Rate Limit Drop (Offset = 3A090h - Port 0 or Offset = 3A290h - Port 1)
                19. 12.2.1.4.6.18.1.19 ALE VLAN Ingress Check Drop (Offset = 3A094h - Port 0 or Offset = 3A294h - Port 1)
                  1. 2.1.4.6.18.1.19.1  ALE DA=SA Drop (Offset = 3A098h - Port 0 or Offset = 3A298h - Port 1)
                  2. 2.1.4.6.18.1.19.2  Block Address Drop (Offset = 3A09Ch - Port 0 or Offset = 3A29Ch - Port 1)
                  3. 2.1.4.6.18.1.19.3  ALE Secure Drop (Offset = 3A0A0h - Port 0 or Offset = 3A2A0h - Port 1)
                  4. 2.1.4.6.18.1.19.4  ALE Authentication Drop (Offset = 3A0A4h - Port 0 or Offset = 3A2A4h - Port 1)
                  5. 2.1.4.6.18.1.19.5  ALE Unknown Unicast (Offset = 3A0A8h - Port 0 or Offset = 3A2A8h - Port 1)
                  6. 2.1.4.6.18.1.19.6  ALE Unknown Unicast Bytecount (Offset = 3A0ACh - Port 0 or Offset = 3A2ACh - Port 1)
                  7. 2.1.4.6.18.1.19.7  ALE Unknown Multicast (Offset = 3A0B0h - Port 0 or Offset = 3A2B0h - Port 1)
                  8. 2.1.4.6.18.1.19.8  ALE Unknown Multicast Bytecount (Offset = 3A0B4h - Port 0 or Offset = 3A2B4h - Port 1)
                  9. 2.1.4.6.18.1.19.9  ALE Unknown Broadcast (Offset = 3A0B8h - Port 0 or Offset = 3A2B8h - Port 1)
                  10. 2.1.4.6.18.1.19.10 ALE Unknown Broadcast Bytecount (Offset = 3A0BCh - Port 0 or Offset = 3A2BCh - Port 1)
                  11. 2.1.4.6.18.1.19.11 ALE Policer/Classifier Match (Offset = 3A0C0h - Port 0 or Offset = 3A2C0h - Port 1)
              2. 12.2.1.4.6.18.2  ALE Policer Match Red (Offset = 3A0C4h - Port 0 or Offset = 3A2C4h - Port 1)
              3. 12.2.1.4.6.18.3  ALE Policer Match Yellow (Offset = 3A0C8h - Port 0 or Offset = 3A2C8h - Port 1)
              4. 12.2.1.4.6.18.4  IET Receive Assembly Error (Offset = 3A140h - Port 0 or Offset = 3A340h - Port 1)
              5. 12.2.1.4.6.18.5  IET Receive Assembly OK (Offset = 3A144h - Port 0 or Offset = 3A344h - Port 1)
              6. 12.2.1.4.6.18.6  IET Receive SMD Error (Offset = 3A148h - Port 0 or Offset = 3A348h - Port 1)
              7. 12.2.1.4.6.18.7  IET Receive Merge Fragment Count (Offset = 3A14Ch - Port 0 or Offset = 3A34Ch - Port 1)
              8. 12.2.1.4.6.18.8  Tx-only Statistics Descriptions
                1. 12.2.1.4.6.18.8.1  Good Tx Frames (Offset = 3A034h - Port 0 or Offset = 3A234h - Port 1)
                2. 12.2.1.4.6.18.8.2  Broadcast Tx Frames (Offset = 3A038h - Port 0 or Offset = 3A238h - Port 1)
                3. 12.2.1.4.6.18.8.3  Multicast Tx Frames (Offset = 3A03Ch - Port 0 or Offset = 3A23Ch - Port 1)
                4. 12.2.1.4.6.18.8.4  Pause Tx Frames (Offset = 3A240h - Port 1)
                5. 12.2.1.4.6.18.8.5  Deferred Tx Frames (Offset = 3A244h - Port 1)
                6. 12.2.1.4.6.18.8.6  Collisions (Offset = 3A248h - Port 1)
                7. 12.2.1.4.6.18.8.7  Single Collision Tx Frames (Offset = 3A24Ch - Port 1)
                8. 12.2.1.4.6.18.8.8  Multiple Collision Tx Frames (Offset = 3A250h - Port 1)
                9. 12.2.1.4.6.18.8.9  Excessive Collisions (Offset = 3A254h - Port 1)
                10. 12.2.1.4.6.18.8.10 Late Collisions (Offset = 3A258h - Port 1)
                11. 12.2.1.4.6.18.8.11 Carrier Sense Errors (Offset = 3A260h - Port 1)
                12. 12.2.1.4.6.18.8.12 Tx Octets (Offset = 3A064h - Port 0 or Offset = 3A264h - Port 1 )
                13. 12.2.1.4.6.18.8.13 Transmit Priority 0-7 (Offset = 3A380h to 3A3A8h - Port 1)
                14. 12.2.1.4.6.18.8.14 Transmit Priority 0-7 Drop (Offset = 3A3C0h to 3A3E8 - Port 1)
                15. 12.2.1.4.6.18.8.15 Tx Memory Protect Errors (Offset = 3A17Ch - Port 0 or Offset = 3A37Ch - Port 1)
                16. 12.2.1.4.6.18.8.16 IET Transmit Merge Hold Count (Offset = 3A350h - Port 1)
                17. 12.2.1.4.6.18.8.17 IET Transmit Merge Fragment Count (Offset = 3A154h - Port 0 or Offset = 3A354h - Port 1)
              9. 12.2.1.4.6.18.9  Rx- and Tx (Shared) Statistics Descriptions
                1. 12.2.1.4.6.18.9.1 Rx + Tx 64 Octet Frames (Offset = 3A068h - Port 0 or Offset = 3A268h - Port 1)
                2. 12.2.1.4.6.18.9.2 Rx + Tx 65–127 Octet Frames (Offset = 3A06Ch - Port 0 or Offset = 3A26Ch - Port 1)
                3. 12.2.1.4.6.18.9.3 Rx + Tx 128–255 Octet Frames (Offset = 3A070h - Port 0 or Offset = 3A270h - Port 1)
                4. 12.2.1.4.6.18.9.4 Rx + Tx 256–511 Octet Frames (Offset = 3A074h - Port 0 or Offset = 3A274h - Port 1)
                5. 12.2.1.4.6.18.9.5 Rx + Tx 512–1023 Octet Frames (Offset = 3A078h - Port 0 or Offset = 3A278h - Port 1)
                6. 12.2.1.4.6.18.9.6 Rx + Tx 1024_Up Octet Frames (Offset = 3A07Ch - Port 0 or Offset = 3A27Ch - Port 1)
                7. 12.2.1.4.6.18.9.7 Net Octets (Offset = 3A080h - Port 0 or Offset = 3A280h - Port 1)
              10. 12.2.1.4.6.18.10 2045
          7. 12.2.1.4.7 Common Platform Time Sync (CPTS)
            1. 12.2.1.4.7.1  MCU_CPSW0 CPTS Integration
            2. 12.2.1.4.7.2  CPTS Architecture
            3. 12.2.1.4.7.3  CPTS Initialization
            4. 12.2.1.4.7.4  32-bit Time Stamp Value
            5. 12.2.1.4.7.5  64-bit Time Stamp Value
            6. 12.2.1.4.7.6  64-Bit Timestamp Nudge
            7. 12.2.1.4.7.7  64-bit Timestamp PPM
            8. 12.2.1.4.7.8  Event FIFO
            9. 12.2.1.4.7.9  Timestamp Compare Output
              1. 12.2.1.4.7.9.1 Non-Toggle Mode: 32-bit
              2. 12.2.1.4.7.9.2 Non-Toggle Mode: 64-bit
              3. 12.2.1.4.7.9.3 Toggle Mode: 32-bit
              4. 12.2.1.4.7.9.4 Toggle Mode: 64-bit
            10. 12.2.1.4.7.10 Timestamp Sync Output
            11. 12.2.1.4.7.11 Timestamp GENFn Output
              1. 12.2.1.4.7.11.1 GENFn Nudge
              2. 12.2.1.4.7.11.2 GENFn PPM
            12. 12.2.1.4.7.12 Timestamp ESTFn
            13. 12.2.1.4.7.13 Time Sync Events
              1. 12.2.1.4.7.13.1 Time Stamp Push Event
              2. 12.2.1.4.7.13.2 Time Stamp Counter Rollover Event (32-bit mode only)
              3. 12.2.1.4.7.13.3 Time Stamp Counter Half-rollover Event (32-bit mode only)
              4. 12.2.1.4.7.13.4 Hardware Time Stamp Push Event
              5. 12.2.1.4.7.13.5 Ethernet Port Events
                1. 12.2.1.4.7.13.5.1 Ethernet Port Receive Event
                2. 12.2.1.4.7.13.5.2 Ethernet Port Transmit Event
                3. 12.2.1.4.7.13.5.3 2073
            14. 12.2.1.4.7.14 Timestamp Compare Event
              1. 12.2.1.4.7.14.1 32-Bit Mode
              2. 12.2.1.4.7.14.2 64-Bit Mode
            15. 12.2.1.4.7.15 Host Transmit Event
            16. 12.2.1.4.7.16 CPTS Interrupt Handling
          8. 12.2.1.4.8 CPPI Streaming Packet Interface
            1. 12.2.1.4.8.1 Port 0 CPPI Transmit Packet Streaming Interface (CPSW_2G Egress)
            2. 12.2.1.4.8.2 Port 0 CPPI Receive Packet Streaming Interface (CPSW_2G Ingress)
            3. 12.2.1.4.8.3 CPPI Checksum Offload
              1. 12.2.1.4.8.3.1 CPPI Transmit Checksum Offload
                1. 12.2.1.4.8.3.1.1 IPV4 UDP
                2. 12.2.1.4.8.3.1.2 IPV4 TCP
                3. 12.2.1.4.8.3.1.3 IPV6 UDP
                4. 12.2.1.4.8.3.1.4 IPV6 TCP
            4. 12.2.1.4.8.4 CPPI Receive Checksum Offload
            5. 12.2.1.4.8.5 Egress Packet Operations
          9. 12.2.1.4.9 MII Management Interface (MDIO)
            1. 12.2.1.4.9.1 MDIO Frame Formats
            2. 12.2.1.4.9.2 MDIO Functional Description
        5. 12.2.1.5 MCU_CPSW0 Programming Guide
          1. 12.2.1.5.1 Initialization and Configuration of CPSW Subsystem
          2. 12.2.1.5.2 CPSW Reset
          3. 12.2.1.5.3 MDIO Software Interface
            1. 12.2.1.5.3.1 Initializing the MDIO Module
            2. 12.2.1.5.3.2 Writing Data To a PHY Register
            3. 12.2.1.5.3.3 Reading Data From a PHY Register
        6. 12.2.1.6 MCU_CPSW0 Registers
          1. 12.2.1.6.1  MCU_CPSW0_NUSS Subsystem (SS) Registers
          2. 12.2.1.6.2  MCU_CPSW0_SGMII Registers
          3. 12.2.1.6.3  MCU_CPSW0_MDIO Registers
          4. 12.2.1.6.4  MCU_CPSW0_CPTS Registers
          5. 12.2.1.6.5  MCU_CPSW0_CONTROL Registers
          6. 12.2.1.6.6  MCU_CPSW0_CPINT Registers
          7. 12.2.1.6.7  MCU_CPSW0_RAM Registers
          8. 12.2.1.6.8  MCU_CPSW0_STAT0 Registers
          9. 12.2.1.6.9  MCU_CPSW0_STAT1 Registers
          10. 12.2.1.6.10 MCU_CPSW0_ALE Registers
          11. 12.2.1.6.11 MCU_CPSW0_ECC Registers
      2. 12.2.2 Gigabit Ethernet Switch (CPSW0)
        1. 12.2.2.1 CPSW0 Overview
          1. 12.2.2.1.1 CPSW0 Features
          2. 12.2.2.1.2 CPSW0 Not Supported Features
          3. 12.2.2.1.3 Terminology
        2. 12.2.2.2 CPSW0 Environment
          1. 12.2.2.2.1 CPSW0 RMII Interface
          2. 12.2.2.2.2 CPSW0 RGMII Interface
        3. 12.2.2.3 CPSW0 Integration
        4. 12.2.2.4 CPSW0 Functional Description
          1. 12.2.2.4.1 Functional Block Diagram
          2. 12.2.2.4.2 CPSW Ports
            1. 12.2.2.4.2.1 Interface Mode Selection
          3. 12.2.2.4.3 Clocking
            1. 12.2.2.4.3.1 Subsystem Clocking
            2. 12.2.2.4.3.2 Interface Clocking
              1. 12.2.2.4.3.2.1 RGMII Interface Clocking
              2. 12.2.2.4.3.2.2 RMII Interface Clocking
              3. 12.2.2.4.3.2.3 MDIO Clocking
          4. 12.2.2.4.4 Software IDLE
          5. 12.2.2.4.5 Interrupt Functionality
            1. 12.2.2.4.5.1 EVNT_PEND Interrupt
            2. 12.2.2.4.5.2 Statistics Interrupt (STAT_PEND0)
            3. 12.2.2.4.5.3 ECC DED Level Interrupt (ECC_DED_INT)
            4. 12.2.2.4.5.4 ECC SEC Level Interrupt (ECC_SEC_INT)
            5. 12.2.2.4.5.5 MDIO Interrupts
          6. 12.2.2.4.6 CPSW_5X
            1. 12.2.2.4.6.1  Address Lookup Engine (ALE)
              1. 12.2.2.4.6.1.1  Error Handling
              2. 12.2.2.4.6.1.2  Bypass Operations
              3. 12.2.2.4.6.1.3  OUI Deny or Accept
              4. 12.2.2.4.6.1.4  Statistics Counting
              5. 12.2.2.4.6.1.5  Automotive Security Features
              6. 12.2.2.4.6.1.6  CPSW Switching Solutions
                1. 12.2.2.4.6.1.6.1 Basics of 5-port Switch Type
              7. 12.2.2.4.6.1.7  VLAN Routing and OAM Operations
                1. 12.2.2.4.6.1.7.1 InterVLAN Routing
                2. 12.2.2.4.6.1.7.2 OAM Operations
              8. 12.2.2.4.6.1.8  Supervisory packets
              9. 12.2.2.4.6.1.9  Address Table Entry
                1. 12.2.2.4.6.1.9.1  Free Table Entry
                2. 12.2.2.4.6.1.9.2  Multicast Address Table Entry (Bit 40 == 0)
                3. 12.2.2.4.6.1.9.3  Multicast Address Table Entry (Bit 40 == 1)
                4. 12.2.2.4.6.1.9.4  VLAN Unicast Address Table Entry (Bit 40 == 0)
                5. 12.2.2.4.6.1.9.5  OUI Unicast Address Table Entry
                6. 12.2.2.4.6.1.9.6  VLAN/Unicast Address Table Entry (Bit 40 == 0)
                7. 12.2.2.4.6.1.9.7  VLAN/ Multicast Address Table Entry (Bit 40 == 1)
                8. 12.2.2.4.6.1.9.8  Inner VLAN Table Entry
                9. 12.2.2.4.6.1.9.9  Outer VLAN Table Entry
                10. 12.2.2.4.6.1.9.10 EtherType Table Entry
                11. 12.2.2.4.6.1.9.11 IPv4 Table Entry
                12. 12.2.2.4.6.1.9.12 IPv6 Table Entry High
                13. 12.2.2.4.6.1.9.13 IPv6 Table Entry Low
              10. 12.2.2.4.6.1.10 Multicast Address
                1. 12.2.2.4.6.1.10.1 Multicast Ranges
              11. 12.2.2.4.6.1.11 Supervisory Packets
              12. 12.2.2.4.6.1.12 Aging and Auto Aging
              13. 12.2.2.4.6.1.13 ALE Policing and Classification
                1. 12.2.2.4.6.1.13.1 ALE Policing
                2. 12.2.2.4.6.1.13.2 Classifier to Host Thread Mapping
                3. 12.2.2.4.6.1.13.3 ALE Classification
                  1. 2.2.4.6.1.13.3.1 Classifier to CPPI Transmit Flow ID Mapping
              14. 12.2.2.4.6.1.14 Mirroring
              15. 12.2.2.4.6.1.15 Trunking
              16. 12.2.2.4.6.1.16 DSCP
              17. 12.2.2.4.6.1.17 Packet Forwarding Processes
                1. 12.2.2.4.6.1.17.1 Ingress Filtering Process
                2. 12.2.2.4.6.1.17.2 VLAN_Aware Lookup Process
                3. 12.2.2.4.6.1.17.3 Egress Process
                4. 12.2.2.4.6.1.17.4 Learning/Updating/Touching Processes
                  1. 2.2.4.6.1.17.4.1 Learning Process
                  2. 2.2.4.6.1.17.4.2 Updating Process
                  3. 2.2.4.6.1.17.4.3 Touching Process
              18. 12.2.2.4.6.1.18 VLAN Aware Mode
              19. 12.2.2.4.6.1.19 VLAN Unaware Mode
            2. 12.2.2.4.6.2  Packet Priority Handling
              1. 12.2.2.4.6.2.1 Priority Mapping and Transmit VLAN Priority
            3. 12.2.2.4.6.3  CPPI Port Ingress
            4. 12.2.2.4.6.4  Packet CRC Handling
              1. 12.2.2.4.6.4.1 Transmit VLAN Processing
                1. 12.2.2.4.6.4.1.1 Untagged Packets (No VLAN or Priority Tag Header)
                2. 12.2.2.4.6.4.1.2 Priority Tagged Packets (VLAN VID == 0 && EN_VID0_MODE ==0h)
                3. 12.2.2.4.6.4.1.3 VLAN Tagged Packets (VLAN VID != 0 || (EN_VID0_MODE ==1h && VLAN VID ==0))
              2. 12.2.2.4.6.4.2 Ethernet Port Ingress Packet CRC
              3. 12.2.2.4.6.4.3 Ethernet Port Egress Packet CRC
              4. 12.2.2.4.6.4.4 CPPI Port Ingress Packet CRC
              5. 12.2.2.4.6.4.5 CPPI Port Egress Packet CRC
            5. 12.2.2.4.6.5  FIFO Memory Control
            6. 12.2.2.4.6.6  FIFO Transmit Queue Control
              1. 12.2.2.4.6.6.1 CPPI Port Receive Rate Limiting
              2. 12.2.2.4.6.6.2 Ethernet Port Transmit Rate Limiting
            7. 12.2.2.4.6.7  Intersperced Express Traffic (IET – P802.3br/D2.0)
              1. 12.2.2.4.6.7.1 IET Configuration
            8. 12.2.2.4.6.8  Enhanced Scheduled Traffic (EST – P802.1Qbv/D2.2)
              1. 12.2.2.4.6.8.1 Enhanced Scheduled Traffic Overview
              2. 12.2.2.4.6.8.2 Enhanced Scheduled Traffic Fetch RAM
              3. 12.2.2.4.6.8.3 Enhanced Scheduled Traffic Time Interval
              4. 12.2.2.4.6.8.4 Enhanced Scheduled Traffic Fetch Values
              5. 12.2.2.4.6.8.5 Enhanced Scheduled Traffic Packet Fill
              6. 12.2.2.4.6.8.6 Enhanced Scheduled Traffic Time Stamp
            9. 12.2.2.4.6.9  Audio Video Bridging
              1. 12.2.2.4.6.9.1 IEEE 802.1AS: Timing and Synchronization for Time-Sensitive Applications in Bridged Local Area Networks (Precision Time Protocol (PTP))
                1. 12.2.2.4.6.9.1.1 IEEE 1722: "Layer 2 Transport Protocol for Time-Sensitive Streams"
                  1. 2.2.4.6.9.1.1.1 Cross-timestamping and Presentation Timestamps
                2. 12.2.2.4.6.9.1.2 IEEE 1733: Extends RTCP for RTP Streaming over AVB-supported Networks
              2. 12.2.2.4.6.9.2 IEEE 802.1Qav: "Virtual Bridged Local Area Networks: Forwarding and Queuing for Time-Sensitive Streams"
                1. 12.2.2.4.6.9.2.1 Configuring the Device for 802.1Qav Operation
            10. 12.2.2.4.6.10 Ethernet MAC Sliver
              1. 12.2.2.4.6.10.1  CRC Insertion
              2. 12.2.2.4.6.10.2  MTXER
              3. 12.2.2.4.6.10.3  Adaptive Performance Optimization (APO)
              4. 12.2.2.4.6.10.4  Inter-Packet-Gap Enforcement
              5. 12.2.2.4.6.10.5  Back Off
              6. 12.2.2.4.6.10.6  Programmable Transmit Inter-Packet Gap
              7. 12.2.2.4.6.10.7  Speed, Duplex and Pause Frame Support Negotiation
              8. 12.2.2.4.6.10.8  RMII Interface
                1. 12.2.2.4.6.10.8.1 Features
                2. 12.2.2.4.6.10.8.2 RMII Receive (RX)
                3. 12.2.2.4.6.10.8.3 RMII Transmit (TX)
              9. 12.2.2.4.6.10.9  RGMII Interface
                1. 12.2.2.4.6.10.9.1 Features
                2. 12.2.2.4.6.10.9.2 RGMII Receive (RX)
                3. 12.2.2.4.6.10.9.3 In-Band Mode of Operation
                4. 12.2.2.4.6.10.9.4 Forced Mode of Operation
                5. 12.2.2.4.6.10.9.5 RGMII Transmit (TX)
              10. 12.2.2.4.6.10.10 Frame Classification
              11. 12.2.2.4.6.10.11 Receive FIFO Architecture
            11. 12.2.2.4.6.11 Embedded Memories
            12. 12.2.2.4.6.12 Memory Error Detection and Correction
              1. 12.2.2.4.6.12.1 Packet Header ECC
              2. 12.2.2.4.6.12.2 Packet Protect CRC
              3. 12.2.2.4.6.12.3 Aggregator RAM Control
            13. 12.2.2.4.6.13 Ethernet Port Flow Control
              1. 12.2.2.4.6.13.1 Ethernet Receive Flow Control
                1. 12.2.2.4.6.13.1.1 Collision Based Receive Buffer Flow Control
                2. 12.2.2.4.6.13.1.2 IEEE 802.3X Based Receive Flow Control
              2. 12.2.2.4.6.13.2 Qbb (10/100/1G/10G) Receive Priority Based Flow Control (PFC)
              3. 12.2.2.4.6.13.3 Ethernet Transmit Flow Control
            14. 12.2.2.4.6.14 PFC Trigger Rules
              1. 12.2.2.4.6.14.1 Destination Based Rule
              2. 12.2.2.4.6.14.2 Sum of Outflows Rule
              3. 12.2.2.4.6.14.3 Sum of Blocks Per Port Rule
              4. 12.2.2.4.6.14.4 Sum of Blocks Total Rule
              5. 12.2.2.4.6.14.5 Top of Receive FIFO Rule
            15. 12.2.2.4.6.15 Energy Efficient Ethernet Support (802.3az)
            16. 12.2.2.4.6.16 Ethernet Switch Latency
            17. 12.2.2.4.6.17 MAC Emulation Control
            18. 12.2.2.4.6.18 MAC Command IDLE
            19. 12.2.2.4.6.19 CPSW Network Statistics
              1. 12.2.2.4.6.19.1  Rx-only Statistics Descriptions
                1. 12.2.2.4.6.19.1.1  Good Rx Frames (Offset = 3A000h)
                2. 12.2.2.4.6.19.1.2  Broadcast Rx Frames (Offset = 3A004h)
                3. 12.2.2.4.6.19.1.3  Multicast Rx Frames (Offset = 3A008h)
                4. 12.2.2.4.6.19.1.4  Pause Rx Frames (Offset = 3A00Ch)
                5. 12.2.2.4.6.19.1.5  Rx CRC Errors (Offset = 3A010h)
                6. 12.2.2.4.6.19.1.6  Rx Align/Code Errors (Offset = 3A014h)
                7. 12.2.2.4.6.19.1.7  Oversize Rx Frames (Offset = 3A018h)
                8. 12.2.2.4.6.19.1.8  Rx Jabbers (Offset = 3A01Ch)
                9. 12.2.2.4.6.19.1.9  Undersize (Short) Rx Frames (Offset = 3A020h)
                10. 12.2.2.4.6.19.1.10 Rx Fragments (Offset = 3A024h)
                11. 12.2.2.4.6.19.1.11 RX IPG Error
                12. 12.2.2.4.6.19.1.12 ALE Drop (Offset = 3A028h)
                13. 12.2.2.4.6.19.1.13 ALE Overrun Drop (Offset = 3A02Ch)
                14. 12.2.2.4.6.19.1.14 Rx Octets (Offset = 3A030h)
                15. 12.2.2.4.6.19.1.15 Rx Bottom of FIFO Drop (Offset = 3A084h)
                16. 12.2.2.4.6.19.1.16 Portmask Drop (Offset = 3A088h)
                17. 12.2.2.4.6.19.1.17 Rx Top of FIFO Drop (Offset = 3A08Ch)
                18. 12.2.2.4.6.19.1.18 ALE Rate Limit Drop (Offset = 3A090h)
                19. 12.2.2.4.6.19.1.19 ALE VLAN Ingress Check Drop (Offset = 3A094h)
                  1. 2.2.4.6.19.1.19.1  ALE DA=SA Drop (Offset = 3A098h)
                  2. 2.2.4.6.19.1.19.2  Block Address Drop (Offset = 3A09Ch)
                  3. 2.2.4.6.19.1.19.3  ALE Secure Drop (Offset = 3A0A0h)
                  4. 2.2.4.6.19.1.19.4  ALE Authentication Drop (Offset = 3A0A4h)
                  5. 2.2.4.6.19.1.19.5  ALE Unknown Unicast (Offset = 3A0A8h)
                  6. 2.2.4.6.19.1.19.6  ALE Unknown Unicast Bytecount (Offset = 3A0ACh)
                  7. 2.2.4.6.19.1.19.7  ALE Unknown Multicast (Offset = 3A0B0h)
                  8. 2.2.4.6.19.1.19.8  ALE Unknown Multicast Bytecount (Offset = 3A0B4h)
                  9. 2.2.4.6.19.1.19.9  ALE Unknown Broadcast (Offset = 3A0B8h)
                  10. 2.2.4.6.19.1.19.10 ALE Unknown Broadcast Bytecount (Offset = 3A0BCh)
                  11. 2.2.4.6.19.1.19.11 ALE Policer/Classifier Match (Offset = 3A0C0h)
              2. 12.2.2.4.6.19.2  ALE Policer Match Red (Offset = 3A0C4h)
              3. 12.2.2.4.6.19.3  ALE Policer Match Yellow (Offset = 3A0C8h)
              4. 12.2.2.4.6.19.4  IET Receive Assembly Error (Offset = 3A140h)
              5. 12.2.2.4.6.19.5  IET Receive Assembly OK (Offset = 3A144h)
              6. 12.2.2.4.6.19.6  IET Receive SMD Error (Offset = 3A148h)
              7. 12.2.2.4.6.19.7  IET Receive Merge Fragment Count (Offset = 3A14Ch)
              8. 12.2.2.4.6.19.8  Tx-only Statistics Descriptions
                1. 12.2.2.4.6.19.8.1  Good Tx Frames (Offset = 3A034h)
                2. 12.2.2.4.6.19.8.2  Broadcast Tx Frames (Offset = 3A038h)
                3. 12.2.2.4.6.19.8.3  Multicast Tx Frames (Offset = 3A03Ch)
                4. 12.2.2.4.6.19.8.4  Pause Tx Frames (Offset = 3A040h)
                5. 12.2.2.4.6.19.8.5  Deferred Tx Frames (Offset = 3A044h)
                6. 12.2.2.4.6.19.8.6  Collisions (Offset = 3A048h)
                7. 12.2.2.4.6.19.8.7  Single Collision Tx Frames (Offset = 3A04Ch)
                8. 12.2.2.4.6.19.8.8  Multiple Collision Tx Frames (Offset = 3A050h)
                9. 12.2.2.4.6.19.8.9  Excessive Collisions (Offset = 3A054h)
                10. 12.2.2.4.6.19.8.10 Late Collisions (Offset = 3A058h)
                11. 12.2.2.4.6.19.8.11 Carrier Sense Errors (Offset = 3A060h)
                12. 12.2.2.4.6.19.8.12 Tx Octets (Offset = 3A064h)
                13. 12.2.2.4.6.19.8.13 Transmit Priority 0-7 (Offset = 3A180h to 3A1A8h)
                14. 12.2.2.4.6.19.8.14 Transmit Priority 0-7 Drop (Offset = 3A1C0h to 3A1E8h)
                15. 12.2.2.4.6.19.8.15 Tx Memory Protect Errors (Offset = 3A17Ch)
                16. 12.2.2.4.6.19.8.16 IET Transmit Merge Fragment Count (Offset = 3A14Ch)
                17. 12.2.2.4.6.19.8.17 IET Transmit Merge Hold Count (Offset = 3A150h)
              9. 12.2.2.4.6.19.9  Rx- and Tx (Shared) Statistics Descriptions
                1. 12.2.2.4.6.19.9.1 Rx + Tx 64 Octet Frames (Offset = 3A068h)
                2. 12.2.2.4.6.19.9.2 Rx + Tx 65–127 Octet Frames (Offset = 3A06Ch)
                3. 12.2.2.4.6.19.9.3 Rx + Tx 128–255 Octet Frames (Offset = 3A070h)
                4. 12.2.2.4.6.19.9.4 Rx + Tx 256–511 Octet Frames (Offset = 3A074h)
                5. 12.2.2.4.6.19.9.5 Rx + Tx 512–1023 Octet Frames (Offset = 3A078h)
                6. 12.2.2.4.6.19.9.6 Rx + Tx 1024_Up Octet Frames (Offset = 3A07Ch)
                7. 12.2.2.4.6.19.9.7 Net Octets (Offset = 3A080h)
              10. 12.2.2.4.6.19.10 2324
          7. 12.2.2.4.7 Common Platform Time Sync (CPTS)
            1. 12.2.2.4.7.1  CPSW0 CPTS Integration
            2. 12.2.2.4.7.2  CPTS Architecture
            3. 12.2.2.4.7.3  CPTS Initialization
            4. 12.2.2.4.7.4  32-bit Time Stamp Value
            5. 12.2.2.4.7.5  64-bit Time Stamp Value
            6. 12.2.2.4.7.6  64-Bit Timestamp Nudge
            7. 12.2.2.4.7.7  64-bit Timestamp PPM
            8. 12.2.2.4.7.8  Event FIFO
            9. 12.2.2.4.7.9  Timestamp Compare Output
              1. 12.2.2.4.7.9.1 Non-Toggle Mode: 32-bit
              2. 12.2.2.4.7.9.2 Non-Toggle Mode: 64-bit
              3. 12.2.2.4.7.9.3 Toggle Mode: 32-bit
              4. 12.2.2.4.7.9.4 Toggle Mode: 64-bit
            10. 12.2.2.4.7.10 Timestamp Sync Output
            11. 12.2.2.4.7.11 Timestamp GENFn Output
              1. 12.2.2.4.7.11.1 GENFn Nudge
              2. 12.2.2.4.7.11.2 GENFn PPM
            12. 12.2.2.4.7.12 Timestamp ESTFn
            13. 12.2.2.4.7.13 Time Sync Events
              1. 12.2.2.4.7.13.1 Time Stamp Push Event
              2. 12.2.2.4.7.13.2 Time Stamp Counter Rollover Event (32-bit mode only)
              3. 12.2.2.4.7.13.3 Time Stamp Counter Half-rollover Event (32-bit mode only)
              4. 12.2.2.4.7.13.4 Hardware Time Stamp Push Event
              5. 12.2.2.4.7.13.5 Ethernet Port Events
                1. 12.2.2.4.7.13.5.1 Ethernet Port Receive Event
                2. 12.2.2.4.7.13.5.2 Ethernet Port Transmit Event
                3. 12.2.2.4.7.13.5.3 2352
            14. 12.2.2.4.7.14 Timestamp Compare Event
              1. 12.2.2.4.7.14.1 32-Bit Mode
              2. 12.2.2.4.7.14.2 64-Bit Mode
            15. 12.2.2.4.7.15 Host Transmit Event
            16. 12.2.2.4.7.16 CPTS Interrupt Handling
          8. 12.2.2.4.8 CPPI Streaming Packet Interface
            1. 12.2.2.4.8.1 Port 0 CPPI Transmit Packet Streaming Interface (CPSW_5X Egress)
            2. 12.2.2.4.8.2 CPPI Receive Packet Streaming Interface (CPSW Ingress)
            3. 12.2.2.4.8.3 CPPI Checksum Offload
              1. 12.2.2.4.8.3.1 CPPI Transmit Checksum Offload
                1. 12.2.2.4.8.3.1.1 IPV4 UDP
                2. 12.2.2.4.8.3.1.2 IPV4 TCP
                3. 12.2.2.4.8.3.1.3 IPV6 UDP
                4. 12.2.2.4.8.3.1.4 IPV6 TCP
            4. 12.2.2.4.8.4 CPPI Receive Checksum Offload
            5. 12.2.2.4.8.5 Egress Packet Operations
          9. 12.2.2.4.9 MII Management Interface (MDIO)
            1. 12.2.2.4.9.1 MDIO Frame Formats
            2. 12.2.2.4.9.2 MDIO Functional Description
        5. 12.2.2.5 CPSW0 Programming Guide
          1. 12.2.2.5.1 Initialization and Configuration of CPSW Subsystem
          2. 12.2.2.5.2 Ethernet MAC Reset or XGMII/GMII Mode Change Configuration
          3. 12.2.2.5.3 MDIO Software Interface
            1. 12.2.2.5.3.1 Initializing the MDIO Module
            2. 12.2.2.5.3.2 Writing Data To a PHY Register
            3. 12.2.2.5.3.3 Reading Data From a PHY Register
        6. 12.2.2.6 CPSW0 Registers
          1. 12.2.2.6.1  CPSW0_NUSS Subsystem (SS) Registers
          2. 12.2.2.6.2  CPSW0_SGMII Registers
          3. 12.2.2.6.3  CPSW0_MDIO Registers
          4. 12.2.2.6.4  CPSW0_CPTS Registers
          5. 12.2.2.6.5  CPSW0_CONTROL Registers
          6. 12.2.2.6.6  CPSW0_CPINT Registers
          7. 12.2.2.6.7  CPSW0_RAM Registers
          8. 12.2.2.6.8  CPSW0_STAT Registers
          9. 12.2.2.6.9  CPSW0_ALE Registers
          10. 12.2.2.6.10 CPSW0_PCSR Registers
          11. 12.2.2.6.11 CPSW0_ECC Registers
      3. 12.2.3 Peripheral Component Interconnect Express (PCIe) Subsystem
        1. 12.2.3.1 PCIe Subsystem Overview
          1. 12.2.3.1.1 PCIe Subsystem Features
          2. 12.2.3.1.2 PCIe Subsystem Not Supported Features
        2. 12.2.3.2 PCIe Subsystem Environment
        3. 12.2.3.3 PCIe Subsystem Integration
        4. 12.2.3.4 PCIe Subsystem Functional Description
          1. 12.2.3.4.1  PCIe Subsystem Block Diagram
            1. 12.2.3.4.1.1 PCIe Core Module
            2. 12.2.3.4.1.2 PCIe PHY Interface
            3. 12.2.3.4.1.3 CBA Infrastructure
            4. 12.2.3.4.1.4 VBUSM to AXI Bridges
            5. 12.2.3.4.1.5 AXI to VBUSM Bridges
            6. 12.2.3.4.1.6 VBUSP to APB Bridge
            7. 12.2.3.4.1.7 Custom Logic
          2. 12.2.3.4.2  PCIe Subsystem Reset Schemes
            1. 12.2.3.4.2.1 PCIe Conventional Reset
            2. 12.2.3.4.2.2 PCIe Function Level Reset
            3. 12.2.3.4.2.3 PCIe Reset Isolation
              1. 12.2.3.4.2.3.1 Root Port Reset with Device Not Reset
              2. 12.2.3.4.2.3.2 Device Reset with Root Port Not Reset
              3. 12.2.3.4.2.3.3 End Point Device Reset with Root Port Not Reset
              4. 12.2.3.4.2.3.4 Device Reset with End Point Device Not Reset
            4. 12.2.3.4.2.4 PCIe Reset Limitations
            5. 12.2.3.4.2.5 PCIe Reset Requirements
          3. 12.2.3.4.3  PCIe Subsystem Power Management
            1. 12.2.3.4.3.1 CBA Power Management
          4. 12.2.3.4.4  PCIe Subsystem Interrupts
            1. 12.2.3.4.4.1 Interrupts Aggregation
            2. 12.2.3.4.4.2 Interrupt Generation in EP Mode
              1. 12.2.3.4.4.2.1 Legacy Interrupt Generation in EP Mode
              2. 12.2.3.4.4.2.2 MSI and MSI-X Interrupt Generation
            3. 12.2.3.4.4.3 Interrupt Reception in EP Mode
              1. 12.2.3.4.4.3.1 PCIe Core Downstream Interrupts
              2. 12.2.3.4.4.3.2 PCIe Core Function Level Reset Interrupts
              3. 12.2.3.4.4.3.3 PCIe Core Power Management Event Interrupts
              4. 12.2.3.4.4.3.4 PCIe Core Hot Reset Request Interrupt
              5. 12.2.3.4.4.3.5 PTM Valid Interrupt
            4. 12.2.3.4.4.4 Interrupt Generation in RP Mode
            5. 12.2.3.4.4.5 Interrupt Reception in RP Mode
              1. 12.2.3.4.4.5.1 PCIe Legacy Interrupt Reception in RP Mode
              2. 12.2.3.4.4.5.2 MSI/MSI-X Interrupt Reception in RP Mode
              3. 12.2.3.4.4.5.3 Advanced Error Reporting Interrupt
            6. 12.2.3.4.4.6 Common Interrupt Reception in RP and EP Modes
              1. 12.2.3.4.4.6.1 PCIe Local Interrupt
              2. 12.2.3.4.4.6.2 PHY Interrupt
              3. 12.2.3.4.4.6.3 Link down Interrupt
              4. 12.2.3.4.4.6.4 Transaction Error Interrupts
              5. 12.2.3.4.4.6.5 Power Management Event Interrupt
              6. 12.2.3.4.4.6.6 Active Internal Diagnostics Interrupts
            7. 12.2.3.4.4.7 ECC Aggregator Interrupts
            8. 12.2.3.4.4.8 CPTS Interrupt
          5. 12.2.3.4.5  PCIe Subsystem DMA Support
            1. 12.2.3.4.5.1 PCIe DMA Support in RP Mode
            2. 12.2.3.4.5.2 PCIe DMA Support in EP Mode
          6. 12.2.3.4.6  PCIe Subsystem Transactions
            1. 12.2.3.4.6.1 PCIe Supported Transactions
            2. 12.2.3.4.6.2 PCIe Transaction Limitations
          7. 12.2.3.4.7  PCIe Subsystem Address Translation
            1. 12.2.3.4.7.1 PCIe Inbound Address Translation
              1. 12.2.3.4.7.1.1 Root Port Inbound PCIe to AXI Address Translation
              2. 12.2.3.4.7.1.2 End Point Inbound PCIe to AXI Address Translation
            2. 12.2.3.4.7.2 PCIe Outbound Address Translation
              1. 12.2.3.4.7.2.1 PCIe Outbound Address Translation Bypass
          8. 12.2.3.4.8  PCIe Subsystem Virtualization Support
            1. 12.2.3.4.8.1 End Point SR-IOV Support
            2. 12.2.3.4.8.2 Root Port ATS Support
            3. 12.2.3.4.8.3 VirtID Mapping
          9. 12.2.3.4.9  PCIe Subsystem Quality-of-Service (QoS)
          10. 12.2.3.4.10 PCIe Subsystem Precision Time Measurement (PTM)
          11. 12.2.3.4.11 PCIe Subsystem Loopback
            1. 12.2.3.4.11.1 PCIe PIPE Loopback
              1. 12.2.3.4.11.1.1 PIPE Loopback Master Mode
              2. 12.2.3.4.11.1.2 PIPE Loopback Slave Mode
          12. 12.2.3.4.12 PCIe Subsystem Error Handling
            1. 12.2.3.4.12.1 PCIe AXI to/from VBUSM Bus Error Mapping
          13. 12.2.3.4.13 PCIe Subsystem Internal Diagnostics Features
            1. 12.2.3.4.13.1 PCIe Parity
            2. 12.2.3.4.13.2 ECC Aggregators
            3. 12.2.3.4.13.3 RAM ECC Inversion
          14. 12.2.3.4.14 LTSSM State Encoding
        5. 12.2.3.5 PCIe Subsystem Registers
          1. 12.2.3.5.1  PCIE_CORE_EP_PF Registers
          2. 12.2.3.5.2  PCIE_CORE_EP_VF Registers
          3. 12.2.3.5.3  PCIE_CORE_RP Registers
          4. 12.2.3.5.4  PCIE_CORE_LM Registers
          5. 12.2.3.5.5  PCIE_CORE_AXI Registers
          6. 12.2.3.5.6  PCIE_INTD Registers
          7. 12.2.3.5.7  PCIE_VMAP Registers
          8. 12.2.3.5.8  PCIE_CPTS Registers
          9. 12.2.3.5.9  PCIE_USER_CFG Registers
          10. 12.2.3.5.10 PCIE_ECC_AGGR0 Registers
          11. 12.2.3.5.11 PCIE_ECC_AGGR1 Registers
          12. 12.2.3.5.12 PCIE_DAT0 Registers
          13. 12.2.3.5.13 PCIE_DAT1 Registers
      4. 12.2.4 Universal Serial Bus (USB) Subsystem
        1. 12.2.4.1 USB Overview
          1. 12.2.4.1.1 USB Features
          2. 12.2.4.1.2 USB Not Supported Features
          3. 12.2.4.1.3 USB Terminology
        2. 12.2.4.2 USB Environment
        3. 12.2.4.3 USB Integration
        4. 12.2.4.4 USB Functional Description
          1. 12.2.4.4.1 USB Type-C Connector Support
          2. 12.2.4.4.2 USB Controller Reset
          3. 12.2.4.4.3 Overcurrent Detection
          4. 12.2.4.4.4 Top-Level Initialization Sequence
        5. 12.2.4.5 USB Registers
          1. 12.2.4.5.1 USB3P0SS_MMR_MMRVBP_USBSS_CMN Registers
          2. 12.2.4.5.2 USB_ECC_AGGR_CFG Registers
          3. 12.2.4.5.3 USB_RAMS_INJ_CFG Registers
      5. 12.2.5 Serializer/Deserializer (SerDes)
        1. 12.2.5.1 SerDes Overview
          1. 12.2.5.1.1 SerDes Features
          2. 12.2.5.1.2 Industry Standards Compatibility
        2. 12.2.5.2 SerDes Environment
          1. 12.2.5.2.1 SerDes I/Os
        3. 12.2.5.3 SerDes Integration
          1. 12.2.5.3.1 WIZ Settings
            1. 12.2.5.3.1.1 Interface Selection
            2. 12.2.5.3.1.2 Reference Clock Distribution
            3. 12.2.5.3.1.3 Internal Reference Clock Selection
        4. 12.2.5.4 SerDes Functional Description
          1. 12.2.5.4.1 SerDes Block Diagram
          2. 12.2.5.4.2 SerDes Programming Guide
    3. 12.3 Memory Interfaces
      1. 12.3.1 Flash Subsystem (FSS)
        1. 12.3.1.1 FSS Overview
          1. 12.3.1.1.1 FSS Features
          2. 12.3.1.1.2 FSS Not Supported Features
        2. 12.3.1.2 FSS Environment
          1. 12.3.1.2.1 FSS Typical Application
        3. 12.3.1.3 FSS Integration
          1. 12.3.1.3.1 FSS Integration in MCU Domain
        4. 12.3.1.4 FSS Functional Description
          1. 12.3.1.4.1 FSS Block Diagram
          2. 12.3.1.4.2 FSS ECC Support
            1. 12.3.1.4.2.1 FSS ECC Calculation
          3. 12.3.1.4.3 FSS Modes of Operation
          4. 12.3.1.4.4 FSS Regions
            1. 12.3.1.4.4.1 FSS Regions Boot Size Configuration
          5. 12.3.1.4.5 FSS Memory Regions
        5. 12.3.1.5 FSS Programming Guide
          1. 12.3.1.5.1 FSS Initialization Sequence
          2. 12.3.1.5.2 FSS Real-Time Operation
          3. 12.3.1.5.3 FSS Power Up/Down Sequence
        6. 12.3.1.6 FSS Registers
      2. 12.3.2 Octal Serial Peripheral Interface (OSPI)
        1. 12.3.2.1 OSPI Overview
          1. 12.3.2.1.1 OSPI Features
          2. 12.3.2.1.2 OSPI Not Supported Features
        2. 12.3.2.2 OSPI Environment
        3. 12.3.2.3 OSPI Integration
          1. 12.3.2.3.1 OSPI Integration in MCU Domain
        4. 12.3.2.4 OSPI Functional Description
          1. 12.3.2.4.1  OSPI Block Diagram
            1. 12.3.2.4.1.1 Data Target Interface
            2. 12.3.2.4.1.2 Configuration Target Interface
            3. 12.3.2.4.1.3 OSPI Clock Domains
          2. 12.3.2.4.2  OSPI Modes
            1. 12.3.2.4.2.1 Read Data Capture
              1. 12.3.2.4.2.1.1 Mechanisms of Data Capturing
              2. 12.3.2.4.2.1.2 Data Capturing Mechanism Using Taps
              3. 12.3.2.4.2.1.3 Data Capturing Mechanism Using PHY Module
            2. 12.3.2.4.2.2 External Pull Down on DQS
          3. 12.3.2.4.3  OSPI Power Management
          4. 12.3.2.4.4  Auto HW Polling
          5. 12.3.2.4.5  Flash Reset
          6. 12.3.2.4.6  OSPI Memory Regions
          7. 12.3.2.4.7  OSPI Interrupt Requests
          8. 12.3.2.4.8  OSPI Data Interface
            1. 12.3.2.4.8.1 Data Interface Address Remapping
            2. 12.3.2.4.8.2 Write Protection
            3. 12.3.2.4.8.3 Access Forwarding
          9. 12.3.2.4.9  OSPI Direct Access Controller (DAC)
          10. 12.3.2.4.10 OSPI Indirect Access Controller (INDAC)
            1. 12.3.2.4.10.1 Indirect Read Controller
              1. 12.3.2.4.10.1.1 Indirect Read Transfer Process
            2. 12.3.2.4.10.2 Indirect Write Controller
              1. 12.3.2.4.10.2.1 Indirect Write Transfer Process
            3. 12.3.2.4.10.3 Indirect Access Queuing
            4. 12.3.2.4.10.4 Consecutive Writes and Reads Using Indirect Transfers
            5. 12.3.2.4.10.5 Accessing the SRAM
          11. 12.3.2.4.11 OSPI Software-Triggered Instruction Generator (STIG)
            1. 12.3.2.4.11.1 Servicing a STIG Request
            2. 12.3.2.4.11.2 2576
          12. 12.3.2.4.12 OSPI Arbitration Between Direct / Indirect Access Controller and STIG
          13. 12.3.2.4.13 OSPI Command Translation
          14. 12.3.2.4.14 Selecting the Flash Instruction Type
          15. 12.3.2.4.15 OSPI Data Integrity
          16. 12.3.2.4.16 OSPI PHY Module
            1. 12.3.2.4.16.1 PHY Pipeline Mode
            2. 12.3.2.4.16.2 Read Data Capturing by the PHY Module
        5. 12.3.2.5 OSPI Programming Guide
          1. 12.3.2.5.1 Configuring the OSPI Controller for Use After Reset
          2. 12.3.2.5.2 Configuring the OSPI Controller for Optimal Use
          3. 12.3.2.5.3 Using the Flash Command Control Register (STIG Operation)
          4. 12.3.2.5.4 Using SPI Legacy Mode
          5. 12.3.2.5.5 Entering XIP Mode from POR
          6. 12.3.2.5.6 Entering XIP Mode Otherwise
          7. 12.3.2.5.7 Exiting XIP Mode
        6. 12.3.2.6 OSPI Registers
      3. 12.3.3 HyperBus Interface
        1. 12.3.3.1 HyperBus Overview
          1. 12.3.3.1.1 HyperBus Features
          2. 12.3.3.1.2 HyperBus Not Supported Features
        2. 12.3.3.2 HyperBus Environment
        3. 12.3.3.3 HyperBus Integration
          1. 12.3.3.3.1 HyperBus Integration in MCU Domain
        4. 12.3.3.4 HyperBus Functional Description
          1. 12.3.3.4.1 HyperBus Interrupts
          2. 12.3.3.4.2 HyperBus ECC Support
            1. 12.3.3.4.2.1 ECC Aggregator
          3. 12.3.3.4.3 HyperBus Internal FIFOs
          4. 12.3.3.4.4 HyperBus Data Regions
          5. 12.3.3.4.5 HyperBus True Continuous Read (TCR) Mode
        5. 12.3.3.5 HyperBus Programming Guide
          1. 12.3.3.5.1 HyperBus Initialization Sequence
            1. 12.3.3.5.1.1 HyperFlash Access
            2. 12.3.3.5.1.2 HyperRAM Access
          2. 12.3.3.5.2 HyperBus Real-time Operating Requirements
          3. 12.3.3.5.3 HyperBus Power Up/Down Sequence
        6. 12.3.3.6 HyperBus Registers
      4. 12.3.4 General-Purpose Memory Controller (GPMC)
        1. 12.3.4.1 GPMC Overview
          1. 12.3.4.1.1 GPMC Features
          2. 12.3.4.1.2 GPMC Not Supported Features
        2. 12.3.4.2 GPMC Environment
          1. 12.3.4.2.1 GPMC Modes
          2. 12.3.4.2.2 GPMC I/O Signals
        3. 12.3.4.3 GPMC Integration
          1. 12.3.4.3.1 GPMC Integration in MAIN Domain
        4. 12.3.4.4 GPMC Functional Description
          1. 12.3.4.4.1  GPMC Block Diagram
          2. 12.3.4.4.2  GPMC Clock Configuration
          3. 12.3.4.4.3  GPMC Power Management
          4. 12.3.4.4.4  GPMC Interrupt Requests
          5. 12.3.4.4.5  GPMC Interconnect Port Interface
          6. 12.3.4.4.6  GPMC Address and Data Bus
            1. 12.3.4.4.6.1 GPMC I/O Configuration Setting
          7. 12.3.4.4.7  GPMC Address Decoder and Chip-Select Configuration
            1. 12.3.4.4.7.1 Chip-Select Base Address and Region Size
            2. 12.3.4.4.7.2 Access Protocol
              1. 12.3.4.4.7.2.1 Supported Devices
              2. 12.3.4.4.7.2.2 Access Size Adaptation and Device Width
              3. 12.3.4.4.7.2.3 Address/Data-Multiplexing Interface
            3. 12.3.4.4.7.3 External Signals
              1. 12.3.4.4.7.3.1 WAIT Pin Monitoring Control
                1. 12.3.4.4.7.3.1.1 Wait Monitoring During Asynchronous Read Access
                2. 12.3.4.4.7.3.1.2 Wait Monitoring During Asynchronous Write Access
                3. 12.3.4.4.7.3.1.3 Wait Monitoring During Synchronous Read Access
                4. 12.3.4.4.7.3.1.4 Wait Monitoring During Synchronous Write Access
                5. 12.3.4.4.7.3.1.5 Wait With NAND Device
                6. 12.3.4.4.7.3.1.6 Idle Cycle Control Between Successive Accesses
                  1. 3.4.4.7.3.1.6.1 Bus Turnaround (BUSTURNAROUND)
                  2. 3.4.4.7.3.1.6.2 Idle Cycles Between Accesses to Same Chip-Select (CYCLE2CYCLESAMECSEN, CYCLE2CYCLEDELAY)
                  3. 3.4.4.7.3.1.6.3 Idle Cycles Between Accesses to Different Chip-Select (CYCLE2CYCLEDIFFCSEN, CYCLE2CYCLEDELAY)
                7. 12.3.4.4.7.3.1.7 Slow Device Support (TIMEPARAGRANULARITY Parameter)
              2. 12.3.4.4.7.3.2 DIR Pin
              3. 12.3.4.4.7.3.3 Reset
              4. 12.3.4.4.7.3.4 Write Protect Signal (nWP)
              5. 12.3.4.4.7.3.5 Byte Enable (nBE1/nBE0)
            4. 12.3.4.4.7.4 Error Handling
          8. 12.3.4.4.8  GPMC Timing Setting
            1. 12.3.4.4.8.1  Read Cycle Time and Write Cycle Time (RDCYCLETIME / WRCYCLETIME)
            2. 12.3.4.4.8.2  nCS: Chip-Select Signal Control Assertion/Deassertion Time (CSONTIME / CSRDOFFTIME / CSWROFFTIME / CSEXTRADELAY)
            3. 12.3.4.4.8.3  nADV/ALE: Address Valid/Address Latch Enable Signal Control Assertion/Deassertion Time (ADVONTIME / ADVRDOFFTIME / ADVWROFFTIME / ADVEXTRADELAY/ADVAADMUXONTIME/ADVAADMUXRDOFFTIME/ADVAADMUXWROFFTIME)
            4. 12.3.4.4.8.4  nOE/nRE: Output Enable/Read Enable Signal Control Assertion/Deassertion Time (OEONTIME / OEOFFTIME / OEEXTRADELAY / OEAADMUXONTIME / OEAADMUXOFFTIME)
            5. 12.3.4.4.8.5  nWE: Write Enable Signal Control Assertion/Deassertion Time (WEONTIME / WEOFFTIME / WEEXTRADELAY)
            6. 12.3.4.4.8.6  GPMC_CLKOUT
            7. 12.3.4.4.8.7  GPMC Output Clock and Control Signals Setup and Hold
            8. 12.3.4.4.8.8  Access Time (RDACCESSTIME / WRACCESSTIME)
              1. 12.3.4.4.8.8.1 Access Time on Read Access
              2. 12.3.4.4.8.8.2 Access Time on Write Access
            9. 12.3.4.4.8.9  Page Burst Access Time (PAGEBURSTACCESSTIME)
              1. 12.3.4.4.8.9.1 Page Burst Access Time on Read Access
              2. 12.3.4.4.8.9.2 Page Burst Access Time on Write Access
            10. 12.3.4.4.8.10 Bus Keeping Support
          9. 12.3.4.4.9  GPMC NOR Access Description
            1. 12.3.4.4.9.1 Asynchronous Access Description
              1. 12.3.4.4.9.1.1 Access on Address/Data Multiplexed Devices
                1. 12.3.4.4.9.1.1.1 Asynchronous Single-Read Operation on an Address/Data Multiplexed Device
                2. 12.3.4.4.9.1.1.2 Asynchronous Single-Write Operation on an Address/Data-Multiplexed Device
                3. 12.3.4.4.9.1.1.3 Asynchronous Multiple (Page) Write Operation on an Address/Data-Multiplexed Device
              2. 12.3.4.4.9.1.2 Access on Address/Address/Data-Multiplexed Devices
                1. 12.3.4.4.9.1.2.1 Asynchronous Single Read Operation on an AAD-Multiplexed Device
                2. 12.3.4.4.9.1.2.2 Asynchronous Single-Write Operation on an AAD-Multiplexed Device
                3. 12.3.4.4.9.1.2.3 Asynchronous Multiple (Page) Read Operation on an AAD-Multiplexed Device
            2. 12.3.4.4.9.2 Synchronous Access Description
              1. 12.3.4.4.9.2.1 Synchronous Single Read
              2. 12.3.4.4.9.2.2 Synchronous Multiple (Burst) Read (4-, 8-, 16-Word16 Burst With Wraparound Capability)
              3. 12.3.4.4.9.2.3 Synchronous Single Write
              4. 12.3.4.4.9.2.4 Synchronous Multiple (Burst) Write
            3. 12.3.4.4.9.3 Asynchronous and Synchronous Accesses in non-multiplexed Mode
              1. 12.3.4.4.9.3.1 Asynchronous Single-Read Operation on non-multiplexed Device
              2. 12.3.4.4.9.3.2 Asynchronous Single-Write Operation on non-multiplexed Device
              3. 12.3.4.4.9.3.3 Asynchronous Multiple (Page Mode) Read Operation on non-multiplexed Device
              4. 12.3.4.4.9.3.4 Synchronous Operations on a non-multiplexed Device
            4. 12.3.4.4.9.4 Page and Burst Support
            5. 12.3.4.4.9.5 System Burst vs External Device Burst Support
          10. 12.3.4.4.10 GPMC pSRAM Access Specificities
          11. 12.3.4.4.11 GPMC NAND Access Description
            1. 12.3.4.4.11.1 NAND Memory Device in Byte or 16-bit Word Stream Mode
              1. 12.3.4.4.11.1.1 Chip-Select Configuration for NAND Interfacing in Byte or Word Stream Mode
              2. 12.3.4.4.11.1.2 NAND Device Command and Address Phase Control
              3. 12.3.4.4.11.1.3 Command Latch Cycle
              4. 12.3.4.4.11.1.4 Address Latch Cycle
              5. 12.3.4.4.11.1.5 NAND Device Data Read and Write Phase Control in Stream Mode
              6. 12.3.4.4.11.1.6 NAND Device General Chip-Select Timing Control Requirement
              7. 12.3.4.4.11.1.7 Read and Write Access Size Adaptation
                1. 12.3.4.4.11.1.7.1 8-Bit-Wide NAND Device
                2. 12.3.4.4.11.1.7.2 16-Bit-Wide NAND Device
            2. 12.3.4.4.11.2 NAND Device-Ready Pin
              1. 12.3.4.4.11.2.1 Ready Pin Monitored by Software Polling
              2. 12.3.4.4.11.2.2 Ready Pin Monitored by Hardware Interrupt
            3. 12.3.4.4.11.3 ECC Calculator
              1. 12.3.4.4.11.3.1 Hamming Code
                1. 12.3.4.4.11.3.1.1 ECC Result Register and ECC Computation Accumulation Size
                2. 12.3.4.4.11.3.1.2 ECC Enabling
                3. 12.3.4.4.11.3.1.3 ECC Computation
                4. 12.3.4.4.11.3.1.4 ECC Comparison and Correction
                5. 12.3.4.4.11.3.1.5 ECC Calculation Based on 8-Bit Word
                6. 12.3.4.4.11.3.1.6 ECC Calculation Based on 16-Bit Word
              2. 12.3.4.4.11.3.2 BCH Code
                1. 12.3.4.4.11.3.2.1 Requirements
                2. 12.3.4.4.11.3.2.2 Memory Mapping of BCH Codeword
                  1. 3.4.4.11.3.2.2.1 Memory Mapping of Data Message
                  2. 3.4.4.11.3.2.2.2 Memory-Mapping of the ECC
                  3. 3.4.4.11.3.2.2.3 Wrapping Modes
                    1. 4.4.11.3.2.2.3.1  Manual Mode (0x0)
                    2. 4.4.11.3.2.2.3.2  Mode 0x1
                    3. 4.4.11.3.2.2.3.3  Mode 0xA (10)
                    4. 4.4.11.3.2.2.3.4  Mode 0x2
                    5. 4.4.11.3.2.2.3.5  Mode 0x3
                    6. 4.4.11.3.2.2.3.6  Mode 0x7
                    7. 4.4.11.3.2.2.3.7  Mode 0x8
                    8. 4.4.11.3.2.2.3.8  Mode 0x4
                    9. 4.4.11.3.2.2.3.9  Mode 0x9
                    10. 4.4.11.3.2.2.3.10 Mode 0x5
                    11. 4.4.11.3.2.2.3.11 Mode 0xB (11)
                    12. 4.4.11.3.2.2.3.12 Mode 0x6
                3. 12.3.4.4.11.3.2.3 Supported NAND Page Mappings and ECC Schemes
                  1. 3.4.4.11.3.2.3.1 Per-Sector Spare Mappings
                  2. 3.4.4.11.3.2.3.2 Pooled Spare Mapping
                  3. 3.4.4.11.3.2.3.3 Per-Sector Spare Mapping, with ECC Separated at the End of the Page
            4. 12.3.4.4.11.4 Prefetch and Write-Posting Engine
              1. 12.3.4.4.11.4.1 General Facts About the Engine Configuration
              2. 12.3.4.4.11.4.2 Prefetch Mode
              3. 12.3.4.4.11.4.3 FIFO Control in Prefetch Mode
              4. 12.3.4.4.11.4.4 Write-Posting Mode
              5. 12.3.4.4.11.4.5 FIFO Control in Write-Posting Mode
              6. 12.3.4.4.11.4.6 Optimizing NAND Access Using the Prefetch and Write-Posting Engine
              7. 12.3.4.4.11.4.7 Interleaved Accesses Between Prefetch and Write-Posting Engine and Other Chip-Selects
          12. 12.3.4.4.12 GPMC Use Cases and Tips
            1. 12.3.4.4.12.1 How to Set GPMC Timing Parameters for Typical Accesses
              1. 12.3.4.4.12.1.1 External Memory Attached to the GPMC Module
              2. 12.3.4.4.12.1.2 Typical GPMC Setup
                1. 12.3.4.4.12.1.2.1 GPMC Configuration for Synchronous Burst Read Access
                2. 12.3.4.4.12.1.2.2 GPMC Configuration for Asynchronous Read Access
                3. 12.3.4.4.12.1.2.3 GPMC Configuration for Asynchronous Single Write Access
            2. 12.3.4.4.12.2 How to Choose a Suitable Memory to Use With the GPMC
              1. 12.3.4.4.12.2.1 Supported Memories or Devices
                1. 12.3.4.4.12.2.1.1 Memory Pin Multiplexing
                2. 12.3.4.4.12.2.1.2 NAND Interface Protocol
                3. 12.3.4.4.12.2.1.3 NOR Interface Protocol
                4. 12.3.4.4.12.2.1.4 Other Technologies
        5. 12.3.4.5 GPMC Basic Programming Model
          1. 12.3.4.5.1 GPMC High-Level Programming Model Overview
          2. 12.3.4.5.2 GPMC Initialization
          3. 12.3.4.5.3 GPMC Configuration in NOR Mode
          4. 12.3.4.5.4 GPMC Configuration in NAND Mode
          5. 12.3.4.5.5 Set Memory Access
          6. 12.3.4.5.6 GPMC Timing Parameters
            1. 12.3.4.5.6.1 GPMC Timing Parameters Formulas
              1. 12.3.4.5.6.1.1 NAND Flash Interface Timing Parameters Formulas
              2. 12.3.4.5.6.1.2 Synchronous NOR Flash Timing Parameters Formulas
              3. 12.3.4.5.6.1.3 Asynchronous NOR Flash Timing Parameters Formulas
        6. 12.3.4.6 GPMC Registers
      5. 12.3.5 Error Location Module (ELM)
        1. 12.3.5.1 ELM Overview
          1. 12.3.5.1.1 ELM Features
          2. 12.3.5.1.2 ELM Not Supported Features
        2. 12.3.5.2 ELM Integration
          1. 12.3.5.2.1 ELM Integration in MAIN Domain
        3. 12.3.5.3 ELM Functional Description
          1. 12.3.5.3.1 ELM Software Reset
          2. 12.3.5.3.2 ELM Power Management
          3. 12.3.5.3.3 ELM Interrupt Requests
          4. 12.3.5.3.4 ELM Processing Initialization
          5. 12.3.5.3.5 ELM Processing Sequence
          6. 12.3.5.3.6 ELM Processing Completion
        4. 12.3.5.4 ELM Basic Programming Model
          1. 12.3.5.4.1 ELM Low-Level Programming Model
            1. 12.3.5.4.1.1 Processing Initialization
            2. 12.3.5.4.1.2 Read Results
            3. 12.3.5.4.1.3 2786
          2. 12.3.5.4.2 Use Case: ELM Used in Continuous Mode
          3. 12.3.5.4.3 Use Case: ELM Used in Page Mode
        5. 12.3.5.5 ELM Registers
      6. 12.3.6 Multi-Media Card Secure Digital (MMCSD) Interface
        1. 12.3.6.1 MMCSD Overview
          1. 12.3.6.1.1 MMCSD Features
          2. 12.3.6.1.2 MMCSD Not Supported Features
        2. 12.3.6.2 MMCSD Environment
          1. 12.3.6.2.1 Protocol and Data Format
            1. 12.3.6.2.1.1 Protocol
            2. 12.3.6.2.1.2 Data Format
              1. 12.3.6.2.1.2.1 Coding Scheme for Command Token
              2. 12.3.6.2.1.2.2 Coding Scheme for Response Token
              3. 12.3.6.2.1.2.3 Coding Scheme for Data Token
        3. 12.3.6.3 MMCSD Integration
          1. 12.3.6.3.1 MMCSD Integration in MAIN Domain
        4. 12.3.6.4 MMCSD Functional Description
          1. 12.3.6.4.1 Block Diagram
          2. 12.3.6.4.2 Memory Regions
          3. 12.3.6.4.3 Interrupt Requests
          4. 12.3.6.4.4 ECC Support
            1. 12.3.6.4.4.1 ECC Aggregator
          5. 12.3.6.4.5 Advanced DMA
          6. 12.3.6.4.6 eMMC PHY BIST
            1. 12.3.6.4.6.1 BIST Overview
            2. 12.3.6.4.6.2 BIST Modes
              1. 12.3.6.4.6.2.1 DS Mode
              2. 12.3.6.4.6.2.2 HS Mode with TXDLY using DLL
              3. 12.3.6.4.6.2.3 HS Mode with TXDLY using Delay Chain
              4. 12.3.6.4.6.2.4 DDR50 Mode with TXDLY using DLL
              5. 12.3.6.4.6.2.5 DDR50 Mode with TXDLY using Delay Chain
              6. 12.3.6.4.6.2.6 HS200 Mode with TX/RXDLY using DLL
              7. 12.3.6.4.6.2.7 HS200 Mode with TX/RXDLY using Delay Chain
              8. 12.3.6.4.6.2.8 HS400 Mode
            3. 12.3.6.4.6.3 BIST Functionality
            4. 12.3.6.4.6.4 Signal Interface
            5. 12.3.6.4.6.5 Programming Flow
              1. 12.3.6.4.6.5.1 DS Mode
                1. 12.3.6.4.6.5.1.1 Configuration
                2. 12.3.6.4.6.5.1.2 BIST Programming
              2. 12.3.6.4.6.5.2 HS Mode with DLY_CHAIN
                1. 12.3.6.4.6.5.2.1 Configuration
                2. 12.3.6.4.6.5.2.2 BIST Programming
              3. 12.3.6.4.6.5.3 HS Mode with DLL
                1. 12.3.6.4.6.5.3.1 Configuration
                2. 12.3.6.4.6.5.3.2 BIST Programming
              4. 12.3.6.4.6.5.4 DDR52 Mode with DLY_CHAIN
                1. 12.3.6.4.6.5.4.1 Configuration
                2. 12.3.6.4.6.5.4.2 BIST Programming
              5. 12.3.6.4.6.5.5 DDR52 Mode with DLL
                1. 12.3.6.4.6.5.5.1 Configuration
                2. 12.3.6.4.6.5.5.2 BIST Programming
              6. 12.3.6.4.6.5.6 HS200 Mode with DLY_CHAIN
                1. 12.3.6.4.6.5.6.1 Configuration
                2. 12.3.6.4.6.5.6.2 BIST Programming
              7. 12.3.6.4.6.5.7 HS200 Mode with DLL
                1. 12.3.6.4.6.5.7.1 Configuration
                2. 12.3.6.4.6.5.7.2 BIST Programming
              8. 12.3.6.4.6.5.8 HS400 Mode with DLL
                1. 12.3.6.4.6.5.8.1 Configuration
                2. 12.3.6.4.6.5.8.2 BIST Programming
            6. 12.3.6.4.6.6 HS200 BIST Result Check Procedure
        5. 12.3.6.5 MMCSD Programming Guide
          1. 12.3.6.5.1 Sequences
            1. 12.3.6.5.1.1  SD Card Detection
            2. 12.3.6.5.1.2  SD Clock Control
              1. 12.3.6.5.1.2.1 Internal Clock Setup Sequence
              2. 12.3.6.5.1.2.2 SD Clock Supply and Stop Sequence
              3. 12.3.6.5.1.2.3 SD Clock Frequency Change Sequence
            3. 12.3.6.5.1.3  SD Bus Power Control
            4. 12.3.6.5.1.4  Changing Bus Width
            5. 12.3.6.5.1.5  Timeout Setting on DAT Line
            6. 12.3.6.5.1.6  Card Initialization and Identification (for SD I/F)
              1. 12.3.6.5.1.6.1 Signal Voltage Switch Procedure (for UHS-I)
            7. 12.3.6.5.1.7  SD Transaction Generation
              1. 12.3.6.5.1.7.1 Transaction Control without Data Transfer Using DAT Line
                1. 12.3.6.5.1.7.1.1 The Sequence to Issue a SD Command
                2. 12.3.6.5.1.7.1.2 The Sequence to Finalize a Command
                3. 12.3.6.5.1.7.1.3 2865
              2. 12.3.6.5.1.7.2 Transaction Control with Data Transfer Using DAT Line
                1. 12.3.6.5.1.7.2.1 Not using DMA
                2. 12.3.6.5.1.7.2.2 Using SDMA
                3. 12.3.6.5.1.7.2.3 Using ADMA
            8. 12.3.6.5.1.8  Abort Transaction
              1. 12.3.6.5.1.8.1 Asynchronous Abort
              2. 12.3.6.5.1.8.2 Synchronous Abort
            9. 12.3.6.5.1.9  Changing Bus Speed Mode
            10. 12.3.6.5.1.10 Error Recovery
              1. 12.3.6.5.1.10.1 Error Interrupt Recovery
              2. 12.3.6.5.1.10.2 Auto CMD12 Error Recovery
            11. 12.3.6.5.1.11 Wakeup Control (Optional)
            12. 12.3.6.5.1.12 Suspend/Resume (Optional, Not Supported from Version 4.00)
              1. 12.3.6.5.1.12.1 Suspend Sequence
              2. 12.3.6.5.1.12.2 Resume Sequence
              3. 12.3.6.5.1.12.3 Stop At Block Gap/Continue Timing for Read Transaction
              4. 12.3.6.5.1.12.4 Stop At Block Gap/Continue Timing for Write Transaction
          2. 12.3.6.5.2 Driver Flow Sequence
            1. 12.3.6.5.2.1 Host Controller Setup and Card Detection
              1. 12.3.6.5.2.1.1 Host Controller Setup Sequence
              2. 12.3.6.5.2.1.2 Card Interface Detection Sequence
            2. 12.3.6.5.2.2 Boot Operation
              1. 12.3.6.5.2.2.1 Normal Boot Operation: (For Legacy eMMC 5.0)
              2. 12.3.6.5.2.2.2 Alternate Boot Operation (For Legacy eMMC 5.0):
              3. 12.3.6.5.2.2.3 Boot Code Chunk Read Operation (For Legacy eMMC 5.0):
            3. 12.3.6.5.2.3 Retuning procedure (For Legacy Interface)
              1. 12.3.6.5.2.3.1 Sampling Clock Tuning
              2. 12.3.6.5.2.3.2 Tuning Modes
              3. 12.3.6.5.2.3.3 Re-Tuning Mode 2
            4. 12.3.6.5.2.4 Command Queuing Driver Flow Sequence
              1. 12.3.6.5.2.4.1 Command Queuing Initialization Sequence
              2. 12.3.6.5.2.4.2 Task Issuance Sequence
              3. 12.3.6.5.2.4.3 Task Execution and Completion Sequence
              4. 12.3.6.5.2.4.4 Task Discard and Clear Sequence
              5. 12.3.6.5.2.4.5 Error Detect and Recovery when CQ is enabled
        6. 12.3.6.6 MMCSD Registers
          1. 12.3.6.6.1 MMCSD0 Subsystem Registers
          2. 12.3.6.6.2 MMCSD0 RX RAM ECC Aggregator Registers
          3. 12.3.6.6.3 MMCSD0 TX RAM ECC Aggregator Registers
          4. 12.3.6.6.4 MMCSD0 Host Controller Registers
          5. 12.3.6.6.5 MMCSD1 Subsystem Registers
          6. 12.3.6.6.6 MMCSD1 RX RAM ECC Aggregator Registers
          7. 12.3.6.6.7 MMCSD1 TX RAM ECC Aggregator Registers
          8. 12.3.6.6.8 MMCSD1 Host Controller Registers
    4. 12.4 Industrial and Control Interfaces
      1. 12.4.1 Enhanced Capture (ECAP) Module
        1. 12.4.1.1 ECAP Overview
          1. 12.4.1.1.1 ECAP Features
        2. 12.4.1.2 ECAP Environment
          1. 12.4.1.2.1 ECAP I/O Interface
        3. 12.4.1.3 ECAP Integration
          1. 12.4.1.3.1 Daisy-Chain Connectivity between ECAP Modules
        4. 12.4.1.4 ECAP Functional Description
          1. 12.4.1.4.1 Capture and APWM Operating Modes
            1. 12.4.1.4.1.1 ECAP Capture Mode Description
              1. 12.4.1.4.1.1.1 ECAP Event Prescaler
              2. 12.4.1.4.1.1.2 ECAP Edge Polarity Select and Qualifier
              3. 12.4.1.4.1.1.3 ECAP Continuous/One-Shot Control
              4. 12.4.1.4.1.1.4 ECAP 32-Bit Counter and Phase Control
              5. 12.4.1.4.1.1.5 CAP1-CAP4 Registers
              6. 12.4.1.4.1.1.6 ECAP Interrupt Control
              7. 12.4.1.4.1.1.7 ECAP Shadow Load and Lockout Control
            2. 12.4.1.4.1.2 ECAP APWM Mode Operation
          2. 12.4.1.4.2 Summary of ECAP Functional Registers
        5. 12.4.1.5 ECAP Use Cases
          1. 12.4.1.5.1 Absolute Time-Stamp Operation Rising Edge Trigger Example
            1. 12.4.1.5.1.1 Code Snippet for CAP Mode Absolute Time, Rising Edge Trigger
          2. 12.4.1.5.2 Absolute Time-Stamp Operation Rising and Falling Edge Trigger Example
            1. 12.4.1.5.2.1 Code Snippet for CAP Mode Absolute Time, Rising and Falling Edge Trigger
          3. 12.4.1.5.3 Time Difference (Delta) Operation Rising Edge Trigger Example
            1. 12.4.1.5.3.1 Code Snippet for CAP Mode Delta Time, Rising Edge Trigger
          4. 12.4.1.5.4 Time Difference (Delta) Operation Rising and Falling Edge Trigger Example
            1. 12.4.1.5.4.1 Code Snippet for CAP Mode Delta Time, Rising and Falling Edge Triggers
          5. 12.4.1.5.5 Application of the APWM Mode
            1. 12.4.1.5.5.1 Simple PWM Generation (Independent Channel/s) Example
              1. 12.4.1.5.5.1.1 Code Snippet for APWM Mode
            2. 12.4.1.5.5.2 Multichannel PWM Generation with Synchronization Example
              1. 12.4.1.5.5.2.1 Code Snippet for Multichannel PWM Generation with Synchronization
            3. 12.4.1.5.5.3 Multichannel PWM Generation with Phase Control Example
              1. 12.4.1.5.5.3.1 Code Snippet for Multichannel PWM Generation with Phase Control
        6. 12.4.1.6 ECAP Registers
      2. 12.4.2 Enhanced Pulse Width Modulation (EPWM) Module
        1. 12.4.2.1 EPWM Overview
          1. 12.4.2.1.1 EPWM Features
          2. 12.4.2.1.2 EPWM Not Supported Features
          3. 12.4.2.1.3 2951
        2. 12.4.2.2 EPWM Environment
          1. 12.4.2.2.1 EPWM I/O Interface
        3. 12.4.2.3 EPWM Integration
          1. 12.4.2.3.1 Device Specific EPWM Features
          2. 12.4.2.3.2 Daisy-Chain Connectivity between EPWM Modules
          3. 12.4.2.3.3 ADC start of conversion signals (PWM_SOCA and PWM_SOCB)
          4. 12.4.2.3.4 EPWM Modules Time Base Clock Gating
        4. 12.4.2.4 EPWM Functional Description
          1. 12.4.2.4.1  EPWM Submodule Features
            1. 12.4.2.4.1.1 Constant Definitions Used in the EPWM Code Examples
          2. 12.4.2.4.2  EPWM Time-Base (TB) Submodule
            1. 12.4.2.4.2.1 Overview
            2. 12.4.2.4.2.2 2964
            3. 12.4.2.4.2.3 Controlling and Monitoring the EPWM Time-Base Submodule
            4. 12.4.2.4.2.4 Calculating PWM Period and Frequency
              1. 12.4.2.4.2.4.1 EPWM Time-Base Period Shadow Register
              2. 12.4.2.4.2.4.2 EPWM Time-Base Counter Synchronization
            5. 12.4.2.4.2.5 Phase Locking the Time-Base Clocks of Multiple EPWM Modules
            6. 12.4.2.4.2.6 EPWM Time-Base Counter Modes and Timing Waveforms
          3. 12.4.2.4.3  EPWM Counter-Compare (CC) Submodule
            1. 12.4.2.4.3.1 Overview
            2. 12.4.2.4.3.2 Controlling and Monitoring the EPWM Counter-Compare Submodule
            3. 12.4.2.4.3.3 Operational Highlights for the EPWM Counter-Compare Submodule
            4. 12.4.2.4.3.4 EPWM Counter-Compare Submodule Timing Waveforms
          4. 12.4.2.4.4  EPWM Action-Qualifier (AQ) Submodule
            1. 12.4.2.4.4.1 Overview
            2. 12.4.2.4.4.2 Controlling and Monitoring the EPWM Action-Qualifier Submodule
            3. 12.4.2.4.4.3 EPWM Action-Qualifier Event Priority
            4. 12.4.2.4.4.4 Waveforms for Common EPWM Configurations
          5. 12.4.2.4.5  EPWM Dead-Band Generator (DB) Submodule
            1. 12.4.2.4.5.1 Overview
            2. 12.4.2.4.5.2 Controlling and Monitoring the EPWM Dead-Band Submodule
            3. 12.4.2.4.5.3 Operational Highlights for the EPWM Dead-Band Generator Submodule
          6. 12.4.2.4.6  EPWM-Chopper (PC) Submodule
            1. 12.4.2.4.6.1 Overview
            2. 12.4.2.4.6.2 2987
            3. 12.4.2.4.6.3 Controlling the EPWM-Chopper Submodule
            4. 12.4.2.4.6.4 Operational Highlights for the EPWM-Chopper Submodule
            5. 12.4.2.4.6.5 EPWM-Chopper Waveforms
              1. 12.4.2.4.6.5.1 EPWM-Chopper One-Shot Pulse
              2. 12.4.2.4.6.5.2 EPWM-Chopper Duty Cycle Control
          7. 12.4.2.4.7  EPWM Trip-Zone (TZ) Submodule
            1. 12.4.2.4.7.1 Overview
            2. 12.4.2.4.7.2 Controlling and Monitoring the EPWM Trip-Zone Submodule
            3. 12.4.2.4.7.3 Operational Highlights for the EPWM Trip-Zone Submodule
            4. 12.4.2.4.7.4 Generating EPWM Trip-Event Interrupts
          8. 12.4.2.4.8  EPWM Event-Trigger (ET) Submodule
            1. 12.4.2.4.8.1 Overview
            2. 12.4.2.4.8.2 Controlling and Monitoring the EPWM Event-Trigger Submodule
            3. 12.4.2.4.8.3 Operational Overview of the EPWM Event-Trigger Submodule
            4. 12.4.2.4.8.4 3002
          9. 12.4.2.4.9  EPWM High Resolution (HRPWM) Submodule
            1. 12.4.2.4.9.1 Overview
            2. 12.4.2.4.9.2 Architecture of the High-Resolution PWM Submodule
            3. 12.4.2.4.9.3 Controlling and Monitoring the High-Resolution PWM Submodule
            4. 12.4.2.4.9.4 Configuring the High-Resolution PWM Submodule
            5. 12.4.2.4.9.5 Operational Highlights for the High-Resolution PWM Submodule
              1. 12.4.2.4.9.5.1 HRPWM Edge Positioning
              2. 12.4.2.4.9.5.2 HRPWM Scaling Considerations
              3. 12.4.2.4.9.5.3 HRPWM Duty Cycle Range Limitation
          10. 12.4.2.4.10 EPWM / HRPWM Functional Register Groups
          11. 12.4.2.4.11 Proper EPWM Interrupt Initialization Procedure
        5. 12.4.2.5 EPWM Registers
      3. 12.4.3 Enhanced Quadrature Encoder Pulse (EQEP) Module
        1. 12.4.3.1 EQEP Overview
          1. 12.4.3.1.1 EQEP Features
          2. 12.4.3.1.2 EQEP Not Supported Features
        2. 12.4.3.2 EQEP Environment
          1. 12.4.3.2.1 EQEP I/O Interface
        3. 12.4.3.3 EQEP Integration
          1. 12.4.3.3.1 Device Specific EQEP Features
        4. 12.4.3.4 EQEP Functional Description
          1. 12.4.3.4.1 EQEP Inputs
          2. 12.4.3.4.2 EQEP Quadrature Decoder Unit (QDU)
            1. 12.4.3.4.2.1 EQEP Position Counter Input Modes
              1. 12.4.3.4.2.1.1 Quadrature Count Mode
              2. 12.4.3.4.2.1.2 EQEP Direction-count Mode
              3. 12.4.3.4.2.1.3 EQEP Up-Count Mode
              4. 12.4.3.4.2.1.4 EQEP Down-Count Mode
            2. 12.4.3.4.2.2 EQEP Input Polarity Selection
            3. 12.4.3.4.2.3 EQEP Position-Compare Sync Output
          3. 12.4.3.4.3 EQEP Position Counter and Control Unit (PCCU)
            1. 12.4.3.4.3.1 EQEP Position Counter Operating Modes
              1. 12.4.3.4.3.1.1 EQEP Position Counter Reset on Index Event (EQEP_QDEC_QEP_CTL[29-28] PCRM] = 0b00)
              2. 12.4.3.4.3.1.2 EQEP Position Counter Reset on Maximum Position (EQEP_QDEC_QEP_CTL[29-28] PCRM=0b01)
              3. 12.4.3.4.3.1.3 Position Counter Reset on the First Index Event (EQEP_QDEC_QEP_CTL[29-28] PCRM = 0b10)
              4. 12.4.3.4.3.1.4 Position Counter Reset on Unit Time out Event (EQEP_QDEC_QEP_CTL[29-28] PCRM = 0b11)
            2. 12.4.3.4.3.2 EQEP Position Counter Latch
              1. 12.4.3.4.3.2.1 Index Event Latch
              2. 12.4.3.4.3.2.2 EQEP Strobe Event Latch
            3. 12.4.3.4.3.3 EQEP Position Counter Initialization
            4. 12.4.3.4.3.4 EQEP Position-Compare Unit
          4. 12.4.3.4.4 EQEP Edge Capture Unit
          5. 12.4.3.4.5 EQEP Watchdog
          6. 12.4.3.4.6 Unit Timer Base
          7. 12.4.3.4.7 EQEP Interrupt Structure
          8. 12.4.3.4.8 Summary of EQEP Functional Registers
        5. 12.4.3.5 EQEP Registers
      4. 12.4.4 Controller Area Network (MCAN)
        1. 12.4.4.1 MCAN Overview
          1. 12.4.4.1.1 MCAN Features
          2. 12.4.4.1.2 MCAN Not Supported Features
        2. 12.4.4.2 MCAN Environment
          1. 12.4.4.2.1 CAN Network Basics
        3. 12.4.4.3 MCAN Integration
          1. 12.4.4.3.1 MCAN Integration in MCU Domain
          2. 12.4.4.3.2 MCAN Integration in MAIN Domain
        4. 12.4.4.4 MCAN Functional Description
          1. 12.4.4.4.1  Module Clocking Requirements
          2. 12.4.4.4.2  Interrupt and DMA Requests
            1. 12.4.4.4.2.1 Interrupt Requests
            2. 12.4.4.4.2.2 DMA Requests
            3. 12.4.4.4.2.3 3064
          3. 12.4.4.4.3  Operating Modes
            1. 12.4.4.4.3.1 Software Initialization
            2. 12.4.4.4.3.2 Normal Operation
            3. 12.4.4.4.3.3 CAN FD Operation
            4. 12.4.4.4.3.4 Transmitter Delay Compensation
              1. 12.4.4.4.3.4.1 Description
              2. 12.4.4.4.3.4.2 Transmitter Delay Compensation Measurement
            5. 12.4.4.4.3.5 Restricted Operation Mode
            6. 12.4.4.4.3.6 Bus Monitoring Mode
            7. 12.4.4.4.3.7 Disabled Automatic Retransmission (DAR) Mode
              1. 12.4.4.4.3.7.1 Frame Transmission in DAR Mode
            8. 12.4.4.4.3.8 Power Down (Sleep Mode)
              1. 12.4.4.4.3.8.1 External Clock Stop Mode
              2. 12.4.4.4.3.8.2 Suspend Mode
              3. 12.4.4.4.3.8.3 Wakeup request
            9. 12.4.4.4.3.9 Test Modes
              1. 12.4.4.4.3.9.1 Internal Loopback Mode
          4. 12.4.4.4.4  Timestamp Generation
            1. 12.4.4.4.4.1 External Timestamp Counter
          5. 12.4.4.4.5  Timeout Counter
          6. 12.4.4.4.6  ECC Support
            1. 12.4.4.4.6.1 ECC Wrapper
            2. 12.4.4.4.6.2 ECC Aggregator
          7. 12.4.4.4.7  Rx Handling
            1. 12.4.4.4.7.1 Acceptance Filtering
              1. 12.4.4.4.7.1.1 Range Filter
              2. 12.4.4.4.7.1.2 Filter for specific IDs
              3. 12.4.4.4.7.1.3 Classic Bit Mask Filter
              4. 12.4.4.4.7.1.4 Standard Message ID Filtering
              5. 12.4.4.4.7.1.5 Extended Message ID Filtering
            2. 12.4.4.4.7.2 Rx FIFOs
              1. 12.4.4.4.7.2.1 Rx FIFO Blocking Mode
              2. 12.4.4.4.7.2.2 Rx FIFO Overwrite Mode
            3. 12.4.4.4.7.3 Dedicated Rx Buffers
              1. 12.4.4.4.7.3.1 Rx Buffer Handling
            4. 12.4.4.4.7.4 Debug on CAN Support
          8. 12.4.4.4.8  Tx Handling
            1. 12.4.4.4.8.1 Transmit Pause
            2. 12.4.4.4.8.2 Dedicated Tx Buffers
            3. 12.4.4.4.8.3 Tx FIFO
            4. 12.4.4.4.8.4 Tx Queue
            5. 12.4.4.4.8.5 Mixed Dedicated Tx Buffers/Tx FIFO
            6. 12.4.4.4.8.6 Mixed Dedicated Tx Buffers/Tx Queue
            7. 12.4.4.4.8.7 Transmit Cancellation
            8. 12.4.4.4.8.8 Tx Event Handling
          9. 12.4.4.4.9  FIFO Acknowledge Handling
          10. 12.4.4.4.10 Message RAM
            1. 12.4.4.4.10.1 Message RAM Configuration
            2. 12.4.4.4.10.2 Rx Buffer and FIFO Element
            3. 12.4.4.4.10.3 Tx Buffer Element
            4. 12.4.4.4.10.4 Tx Event FIFO Element
            5. 12.4.4.4.10.5 Standard Message ID Filter Element
            6. 12.4.4.4.10.6 Extended Message ID Filter Element
        5. 12.4.4.5 MCAN Registers
          1. 12.4.4.5.1 MCAN Subsystem Registers
          2. 12.4.4.5.2 MCAN Core Registers
          3. 12.4.4.5.3 MCAN ECC Aggregator Registers
    5. 12.5 Audio Interfaces
      1. 12.5.1 Audio Tracking Logic (ATL)
        1. 12.5.1.1 ATL Overview
          1. 12.5.1.1.1 ATL Features Overview
          2. 12.5.1.1.2 ATL Not Supported Features
    6. 12.6 Timer Modules
      1. 12.6.1 Global Timebase Counter (GTC)
        1. 12.6.1.1 GTC Overview
          1. 12.6.1.1.1 GTC Features
          2. 12.6.1.1.2 GTC Not Supported Features
        2. 12.6.1.2 GTC Integration
        3. 12.6.1.3 GTC Functional Description
          1. 12.6.1.3.1 GTC Block Diagram
          2. 12.6.1.3.2 GTC Counter
          3. 12.6.1.3.3 GTC Gray Encoder
          4. 12.6.1.3.4 GTC Push Event Generation
          5. 12.6.1.3.5 GTC Register Partitioning
        4. 12.6.1.4 GTC Registers
          1. 12.6.1.4.1 GTC0_GTC_CFG0 Registers
          2. 12.6.1.4.2 GTC0_GTC_CFG1 Registers
          3. 12.6.1.4.3 GTC0_GTC_CFG2 Registers
          4. 12.6.1.4.4 GTC0_GTC_CFG3 Registers
      2. 12.6.2 Windowed Watchdog Timer (WWDT)
        1. 12.6.2.1 RTI Overview
          1. 12.6.2.1.1 RTI Features
          2. 12.6.2.1.2 RTI Not Supported Features
        2. 12.6.2.2 RTI Integration
          1. 12.6.2.2.1 RTI Integration in MCU Domain
          2. 12.6.2.2.2 RTI Integration in MAIN Domain
        3. 12.6.2.3 RTI Functional Description
          1. 12.6.2.3.1 RTI Counter Operation
          2. 12.6.2.3.2 RTI Digital Watchdog
          3. 12.6.2.3.3 RTI Digital Windowed Watchdog
          4. 12.6.2.3.4 RTI Low Power Mode Operation
          5. 12.6.2.3.5 RTI Debug Mode Behavior
        4. 12.6.2.4 RTI Registers
      3. 12.6.3 Timers
        1. 12.6.3.1 Timers Overview
          1. 12.6.3.1.1 Timers Features
          2. 12.6.3.1.2 Timers Not Supported Features
        2. 12.6.3.2 Timers Environment
          1. 12.6.3.2.1 Timer External System Interface
        3. 12.6.3.3 Timers Integration
          1. 12.6.3.3.1 Timers Integration in MCU Domain
          2. 12.6.3.3.2 Timers Integration in MAIN Domain
        4. 12.6.3.4 Timers Functional Description
          1. 12.6.3.4.1  Timer Block Diagram
          2. 12.6.3.4.2  Timer Power Management
            1. 12.6.3.4.2.1 Wake-Up Capability
          3. 12.6.3.4.3  Timer Software Reset
          4. 12.6.3.4.4  Timer Interrupts
          5. 12.6.3.4.5  Timer Mode Functionality
            1. 12.6.3.4.5.1 1-ms Tick Generation
          6. 12.6.3.4.6  Timer Capture Mode Functionality
          7. 12.6.3.4.7  Timer Compare Mode Functionality
          8. 12.6.3.4.8  Timer Prescaler Functionality
          9. 12.6.3.4.9  Timer Pulse-Width Modulation
          10. 12.6.3.4.10 Timer Counting Rate
          11. 12.6.3.4.11 Timer Under Emulation
          12. 12.6.3.4.12 Accessing Timer Registers
            1. 12.6.3.4.12.1 Writing to Timer Registers
              1. 12.6.3.4.12.1.1 Write Posting Synchronization Mode
              2. 12.6.3.4.12.1.2 Write Nonposting Synchronization Mode
            2. 12.6.3.4.12.2 Reading From Timer Counter Registers
              1. 12.6.3.4.12.2.1 Read Posted
              2. 12.6.3.4.12.2.2 Read Non-Posted
          13. 12.6.3.4.13 Timer Posted Mode Selection
        5. 12.6.3.5 Timers Low-Level Programming Models
          1. 12.6.3.5.1 Timer Global Initialization
            1. 12.6.3.5.1.1 Global Initialization of Surrounding Modules
            2. 12.6.3.5.1.2 Timer Module Global Initialization
              1. 12.6.3.5.1.2.1 Main Sequence – Timer Module Global Initialization
          2. 12.6.3.5.2 Timer Operational Mode Configuration
            1. 12.6.3.5.2.1 Timer Mode
              1. 12.6.3.5.2.1.1 Main Sequence – Timer Mode Configuration
            2. 12.6.3.5.2.2 Timer Compare Mode
              1. 12.6.3.5.2.2.1 Main Sequence – Timer Compare Mode Configuration
            3. 12.6.3.5.2.3 Timer Capture Mode
              1. 12.6.3.5.2.3.1 Main Sequence – Timer Capture Mode Configuration
              2. 12.6.3.5.2.3.2 Subsequence – Initialize Capture Mode
              3. 12.6.3.5.2.3.3 Subsequence – Detect Event
            4. 12.6.3.5.2.4 Timer PWM Mode
              1. 12.6.3.5.2.4.1 Main Sequence – Timer PWM Mode Configuration
        6. 12.6.3.6 Timers Registers
    7. 12.7 Internal Diagnostics Modules
      1. 12.7.1 Dual Clock Comparator (DCC)
        1. 12.7.1.1 DCC Overview
          1. 12.7.1.1.1 DCC Features
          2. 12.7.1.1.2 DCC Not Supported Features
        2. 12.7.1.2 DCC Integration
          1. 12.7.1.2.1 DCC Integration in MCU Domain
          2. 12.7.1.2.2 DCC Integration in MAIN Domain
        3. 12.7.1.3 DCC Functional Description
          1. 12.7.1.3.1 DCC Counter Operation
          2. 12.7.1.3.2 DCC Low Power Mode Operation
          3. 12.7.1.3.3 DCC Suspend Mode Behavior
          4. 12.7.1.3.4 DCC Single-Shot Mode
          5. 12.7.1.3.5 DCC Continuous mode
            1. 12.7.1.3.5.1 DCC Continue on Error
            2. 12.7.1.3.5.2 DCC Error Count
          6. 12.7.1.3.6 DCC Control and count hand-off across clock domains
          7. 12.7.1.3.7 DCC Error Trajectory record
            1. 12.7.1.3.7.1 DCC FIFO capturing for Errors
            2. 12.7.1.3.7.2 DCC FIFO in continuous capture mode
            3. 12.7.1.3.7.3 DCC FIFO Details
            4. 12.7.1.3.7.4 DCC FIFO Debug mode behavior
          8. 12.7.1.3.8 DCC Count read registers
        4. 12.7.1.4 DCC Registers
      2. 12.7.2 Error Signaling Module (ESM)
        1. 12.7.2.1 ESM Overview
          1. 12.7.2.1.1 ESM Features
        2. 12.7.2.2 ESM Environment
        3. 12.7.2.3 ESM Integration
          1. 12.7.2.3.1 ESM Integration in WKUP Domain
          2. 12.7.2.3.2 ESM Integration in MCU Domain
          3. 12.7.2.3.3 ESM Integration in MAIN Domain
        4. 12.7.2.4 ESM Functional Description
          1. 12.7.2.4.1 ESM Interrupt Requests
            1. 12.7.2.4.1.1 ESM Configuration Error Interrupt
            2. 12.7.2.4.1.2 ESM Low Priority Error Interrupt
              1. 12.7.2.4.1.2.1 ESM Low Priority Error Level Event
              2. 12.7.2.4.1.2.2 ESM Low Priority Error Pulse Event
            3. 12.7.2.4.1.3 ESM High Priority Error Interrupt
              1. 12.7.2.4.1.3.1 ESM High Priority Error Level Event
              2. 12.7.2.4.1.3.2 ESM High Priority Error Pulse Event
          2. 12.7.2.4.2 ESM Error Event Inputs
          3. 12.7.2.4.3 ESM Error Pin Output
          4. 12.7.2.4.4 ESM Minimum Time Interval
          5. 12.7.2.4.5 ESM Protection for Registers
          6. 12.7.2.4.6 ESM Clock Stop
        5. 12.7.2.5 ESM Registers
      3. 12.7.3 Memory Cyclic Redundancy Check (MCRC) Controller
        1. 12.7.3.1 MCRC Overview
          1. 12.7.3.1.1 MCRC Features
          2. 12.7.3.1.2 MCRC Not Supported Features
        2. 12.7.3.2 MCRC Integration
        3. 12.7.3.3 MCRC Functional Description
          1. 12.7.3.3.1  MCRC Block Diagram
          2. 12.7.3.3.2  MCRC General Operation
          3. 12.7.3.3.3  MCRC Modes of Operation
            1. 12.7.3.3.3.1 AUTO Mode
            2. 12.7.3.3.3.2 Semi-CPU Mode
            3. 12.7.3.3.3.3 Full-CPU Mode
          4. 12.7.3.3.4  PSA Signature Register
          5. 12.7.3.3.5  PSA Sector Signature Register
          6. 12.7.3.3.6  CRC Value Register
          7. 12.7.3.3.7  Raw Data Register
          8. 12.7.3.3.8  Example DMA Controller Setup
            1. 12.7.3.3.8.1 AUTO Mode Using Hardware Timer Trigger
            2. 12.7.3.3.8.2 AUTO Mode Using Software Trigger
            3. 12.7.3.3.8.3 Semi-CPU Mode Using Hardware Timer Trigger
          9. 12.7.3.3.9  Pattern Count Register
          10. 12.7.3.3.10 Sector Count Register/Current Sector Register
          11. 12.7.3.3.11 Interrupts
            1. 12.7.3.3.11.1 Compression Complete Interrupt
            2. 12.7.3.3.11.2 CRC Fail Interrupt
            3. 12.7.3.3.11.3 Overrun Interrupt
            4. 12.7.3.3.11.4 Underrun Interrupt
            5. 12.7.3.3.11.5 Timeout Interrupt
            6. 12.7.3.3.11.6 Interrupt Offset Register
            7. 12.7.3.3.11.7 Error Handling
          12. 12.7.3.3.12 Power Down Mode
          13. 12.7.3.3.13 Emulation
        4. 12.7.3.4 MCRC Programming Examples
          1. 12.7.3.4.1 Example: Auto Mode Using Time Based Event Triggering
            1. 12.7.3.4.1.1 DMA Setup
            2. 12.7.3.4.1.2 Timer Setup
            3. 12.7.3.4.1.3 CRC Setup
          2. 12.7.3.4.2 Example: Auto Mode Without Using Time Based Triggering
            1. 12.7.3.4.2.1 DMA Setup
            2. 12.7.3.4.2.2 CRC Setup
          3. 12.7.3.4.3 Example: Semi-CPU Mode
            1. 12.7.3.4.3.1 DMA Setup
            2. 12.7.3.4.3.2 Timer Setup
            3. 12.7.3.4.3.3 CRC Setup
          4. 12.7.3.4.4 Example: Full-CPU Mode
            1. 12.7.3.4.4.1 CRC Setup
        5. 12.7.3.5 MCRC Registers
      4. 12.7.4 ECC Aggregator
        1. 12.7.4.1 ECC Aggregator Overview
          1. 12.7.4.1.1 ECC Aggregator Features
        2. 12.7.4.2 ECC Aggregator Integration
        3. 12.7.4.3 ECC Aggregator Functional Description
          1. 12.7.4.3.1 ECC Aggregator Block Diagram
          2. 12.7.4.3.2 ECC Aggregator Register Groups
          3. 12.7.4.3.3 Read Access to the ECC Control and Status Registers
          4. 12.7.4.3.4 Serial Write Operation
          5. 12.7.4.3.5 Interrupts
          6. 12.7.4.3.6 Inject Only Mode
        4. 12.7.4.4 ECC Aggregator Registers
  15. 13On-Chip Debug
  16. 14Revision History

DDR PHY Registers

Table 8-1686 lists the memory-mapped registers for the DDR PHY. All register offset addresses not listed in Table 8-1686 should be considered as reserved locations and the register contents should not be modified.

Table 8-1685 DDR PHY Instances
InstanceBase Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 0000h
Table 8-1686 DDR PHY Registers
OffsetAcronymRegister NameCOMPUTE_CLUSTER0_CTL_CFG_PHY Physical Address
4000hDDRSS_PHY_0DDR PHY Register 00299 4000h
4004hDDRSS_PHY_1DDR PHY Register 10299 4004h
4008hDDRSS_PHY_2DDR PHY Register 20299 4008h
400ChDDRSS_PHY_3DDR PHY Register 30299 400Ch
4010hDDRSS_PHY_4DDR PHY Register 40299 4010h
4014hDDRSS_PHY_5DDR PHY Register 50299 4014h
4018hDDRSS_PHY_6DDR PHY Register 60299 4018h
401ChDDRSS_PHY_7DDR PHY Register 70299 401Ch
4020hDDRSS_PHY_8DDR PHY Register 80299 4020h
4024hDDRSS_PHY_9DDR PHY Register 90299 4024h
4028hDDRSS_PHY_10DDR PHY Register 100299 4028h
402ChDDRSS_PHY_11DDR PHY Register 110299 402Ch
4030hDDRSS_PHY_12DDR PHY Register 120299 4030h
4034hDDRSS_PHY_13DDR PHY Register 130299 4034h
4038hDDRSS_PHY_14DDR PHY Register 140299 4038h
403ChDDRSS_PHY_15DDR PHY Register 150299 403Ch
4040hDDRSS_PHY_16DDR PHY Register 160299 4040h
4044hDDRSS_PHY_17DDR PHY Register 170299 4044h
4048hDDRSS_PHY_18DDR PHY Register 180299 4048h
404ChDDRSS_PHY_19DDR PHY Register 190299 404Ch
4050hDDRSS_PHY_20DDR PHY Register 200299 4050h
4054hDDRSS_PHY_21DDR PHY Register 210299 4054h
4058hDDRSS_PHY_22DDR PHY Register 220299 4058h
405ChDDRSS_PHY_23DDR PHY Register 230299 405Ch
4060hDDRSS_PHY_24DDR PHY Register 240299 4060h
4064hDDRSS_PHY_25DDR PHY Register 250299 4064h
4068hDDRSS_PHY_26DDR PHY Register 260299 4068h
406ChDDRSS_PHY_27DDR PHY Register 270299 406Ch
4070hDDRSS_PHY_28DDR PHY Register 280299 4070h
4074hDDRSS_PHY_29DDR PHY Register 290299 4074h
4078hDDRSS_PHY_30DDR PHY Register 300299 4078h
407ChDDRSS_PHY_31DDR PHY Register 310299 407Ch
4080hDDRSS_PHY_32DDR PHY Register 320299 4080h
4084hDDRSS_PHY_33DDR PHY Register 330299 4084h
4088hDDRSS_PHY_34DDR PHY Register 340299 4088h
408ChDDRSS_PHY_35DDR PHY Register 350299 408Ch
4090hDDRSS_PHY_36DDR PHY Register 360299 4090h
4094hDDRSS_PHY_37DDR PHY Register 370299 4094h
4098hDDRSS_PHY_38DDR PHY Register 380299 4098h
409ChDDRSS_PHY_39DDR PHY Register 390299 409Ch
40A0hDDRSS_PHY_40DDR PHY Register 400299 40A0h
40A4hDDRSS_PHY_41DDR PHY Register 410299 40A4h
40A8hDDRSS_PHY_42DDR PHY Register 420299 40A8h
40AChDDRSS_PHY_43DDR PHY Register 430299 40ACh
40B0hDDRSS_PHY_44DDR PHY Register 440299 40B0h
40B4hDDRSS_PHY_45DDR PHY Register 450299 40B4h
40B8hDDRSS_PHY_46DDR PHY Register 460299 40B8h
40BChDDRSS_PHY_47DDR PHY Register 470299 40BCh
40C0hDDRSS_PHY_48DDR PHY Register 480299 40C0h
40C4hDDRSS_PHY_49DDR PHY Register 490299 40C4h
40C8hDDRSS_PHY_50DDR PHY Register 500299 40C8h
40CChDDRSS_PHY_51DDR PHY Register 510299 40CCh
40D0hDDRSS_PHY_52DDR PHY Register 520299 40D0h
40D4hDDRSS_PHY_53DDR PHY Register 530299 40D4h
40D8hDDRSS_PHY_54DDR PHY Register 540299 40D8h
40DChDDRSS_PHY_55DDR PHY Register 550299 40DCh
40E0hDDRSS_PHY_56DDR PHY Register 560299 40E0h
40E4hDDRSS_PHY_57DDR PHY Register 570299 40E4h
40E8hDDRSS_PHY_58DDR PHY Register 580299 40E8h
40EChDDRSS_PHY_59DDR PHY Register 590299 40ECh
40F0hDDRSS_PHY_60DDR PHY Register 600299 40F0h
40F4hDDRSS_PHY_61DDR PHY Register 610299 40F4h
40F8hDDRSS_PHY_62DDR PHY Register 620299 40F8h
40FChDDRSS_PHY_63DDR PHY Register 630299 40FCh
4100hDDRSS_PHY_64DDR PHY Register 640299 4100h
4104hDDRSS_PHY_65DDR PHY Register 650299 4104h
4108hDDRSS_PHY_66DDR PHY Register 660299 4108h
410ChDDRSS_PHY_67DDR PHY Register 670299 410Ch
4110hDDRSS_PHY_68DDR PHY Register 680299 4110h
4114hDDRSS_PHY_69DDR PHY Register 690299 4114h
4118hDDRSS_PHY_70DDR PHY Register 700299 4118h
411ChDDRSS_PHY_71DDR PHY Register 710299 411Ch
4120hDDRSS_PHY_72DDR PHY Register 720299 4120h
4124hDDRSS_PHY_73DDR PHY Register 730299 4124h
4128hDDRSS_PHY_74DDR PHY Register 740299 4128h
412ChDDRSS_PHY_75DDR PHY Register 750299 412Ch
4130hDDRSS_PHY_76DDR PHY Register 760299 4130h
4134hDDRSS_PHY_77DDR PHY Register 770299 4134h
4138hDDRSS_PHY_78DDR PHY Register 780299 4138h
413ChDDRSS_PHY_79DDR PHY Register 790299 413Ch
4140hDDRSS_PHY_80DDR PHY Register 800299 4140h
4144hDDRSS_PHY_81DDR PHY Register 810299 4144h
4148hDDRSS_PHY_82DDR PHY Register 820299 4148h
414ChDDRSS_PHY_83DDR PHY Register 830299 414Ch
4150hDDRSS_PHY_84DDR PHY Register 840299 4150h
4154hDDRSS_PHY_85DDR PHY Register 850299 4154h
4158hDDRSS_PHY_86DDR PHY Register 860299 4158h
415ChDDRSS_PHY_87DDR PHY Register 870299 415Ch
4160hDDRSS_PHY_88DDR PHY Register 880299 4160h
4164hDDRSS_PHY_89DDR PHY Register 890299 4164h
4168hDDRSS_PHY_90DDR PHY Register 900299 4168h
416ChDDRSS_PHY_91DDR PHY Register 910299 416Ch
4170hDDRSS_PHY_92DDR PHY Register 920299 4170h
4174hDDRSS_PHY_93DDR PHY Register 930299 4174h
4178hDDRSS_PHY_94DDR PHY Register 940299 4178h
417ChDDRSS_PHY_95DDR PHY Register 950299 417Ch
4180hDDRSS_PHY_96DDR PHY Register 960299 4180h
4184hDDRSS_PHY_97DDR PHY Register 970299 4184h
4188hDDRSS_PHY_98DDR PHY Register 980299 4188h
418ChDDRSS_PHY_99DDR PHY Register 990299 418Ch
4190hDDRSS_PHY_100DDR PHY Register 1000299 4190h
4194hDDRSS_PHY_101DDR PHY Register 1010299 4194h
4198hDDRSS_PHY_102DDR PHY Register 1020299 4198h
419ChDDRSS_PHY_103DDR PHY Register 1030299 419Ch
41A0hDDRSS_PHY_104DDR PHY Register 1040299 41A0h
41A4hDDRSS_PHY_105DDR PHY Register 1050299 41A4h
41A8hDDRSS_PHY_106DDR PHY Register 1060299 41A8h
41AChDDRSS_PHY_107DDR PHY Register 1070299 41ACh
41B0hDDRSS_PHY_108DDR PHY Register 1080299 41B0h
41B4hDDRSS_PHY_109DDR PHY Register 1090299 41B4h
41B8hDDRSS_PHY_110DDR PHY Register 1100299 41B8h
41BChDDRSS_PHY_111DDR PHY Register 1110299 41BCh
41C0hDDRSS_PHY_112DDR PHY Register 1120299 41C0h
41C4hDDRSS_PHY_113DDR PHY Register 1130299 41C4h
41C8hDDRSS_PHY_114DDR PHY Register 1140299 41C8h
41CChDDRSS_PHY_115DDR PHY Register 1150299 41CCh
41D0hDDRSS_PHY_116DDR PHY Register 1160299 41D0h
41D4hDDRSS_PHY_117DDR PHY Register 1170299 41D4h
41D8hDDRSS_PHY_118DDR PHY Register 1180299 41D8h
41DChDDRSS_PHY_119DDR PHY Register 1190299 41DCh
41E0hDDRSS_PHY_120DDR PHY Register 1200299 41E0h
41E4hDDRSS_PHY_121DDR PHY Register 1210299 41E4h
41E8hDDRSS_PHY_122DDR PHY Register 1220299 41E8h
41EChDDRSS_PHY_123DDR PHY Register 1230299 41ECh
41F0hDDRSS_PHY_124DDR PHY Register 1240299 41F0h
41F4hDDRSS_PHY_125DDR PHY Register 1250299 41F4h
41F8hDDRSS_PHY_126DDR PHY Register 1260299 41F8h
41FChDDRSS_PHY_127DDR PHY Register 1270299 41FCh
4200hDDRSS_PHY_128DDR PHY Register 1280299 4200h
4204hDDRSS_PHY_129DDR PHY Register 1290299 4204h
4208hDDRSS_PHY_130DDR PHY Register 1300299 4208h
420ChDDRSS_PHY_131DDR PHY Register 1310299 420Ch
4210hDDRSS_PHY_132DDR PHY Register 1320299 4210h
4214hDDRSS_PHY_133DDR PHY Register 1330299 4214h
4218hDDRSS_PHY_134DDR PHY Register 1340299 4218h
421ChDDRSS_PHY_135DDR PHY Register 1350299 421Ch
4220hDDRSS_PHY_136DDR PHY Register 1360299 4220h
4224hDDRSS_PHY_137DDR PHY Register 1370299 4224h
4228hDDRSS_PHY_138DDR PHY Register 1380299 4228h
422ChDDRSS_PHY_139DDR PHY Register 1390299 422Ch
4400hDDRSS_PHY_256DDR PHY Register 2560299 4400h
4404hDDRSS_PHY_257DDR PHY Register 2570299 4404h
4408hDDRSS_PHY_258DDR PHY Register 2580299 4408h
440ChDDRSS_PHY_259DDR PHY Register 2590299 440Ch
4410hDDRSS_PHY_260DDR PHY Register 2600299 4410h
4414hDDRSS_PHY_261DDR PHY Register 2610299 4414h
4418hDDRSS_PHY_262DDR PHY Register 2620299 4418h
441ChDDRSS_PHY_263DDR PHY Register 2630299 441Ch
4420hDDRSS_PHY_264DDR PHY Register 2640299 4420h
4424hDDRSS_PHY_265DDR PHY Register 2650299 4424h
4428hDDRSS_PHY_266DDR PHY Register 2660299 4428h
442ChDDRSS_PHY_267DDR PHY Register 2670299 442Ch
4430hDDRSS_PHY_268DDR PHY Register 2680299 4430h
4434hDDRSS_PHY_269DDR PHY Register 2690299 4434h
4438hDDRSS_PHY_270DDR PHY Register 2700299 4438h
443ChDDRSS_PHY_271DDR PHY Register 2710299 443Ch
4440hDDRSS_PHY_272DDR PHY Register 2720299 4440h
4444hDDRSS_PHY_273DDR PHY Register 2730299 4444h
4448hDDRSS_PHY_274DDR PHY Register 2740299 4448h
444ChDDRSS_PHY_275DDR PHY Register 2750299 444Ch
4450hDDRSS_PHY_276DDR PHY Register 2760299 4450h
4454hDDRSS_PHY_277DDR PHY Register 2770299 4454h
4458hDDRSS_PHY_278DDR PHY Register 2780299 4458h
445ChDDRSS_PHY_279DDR PHY Register 2790299 445Ch
4460hDDRSS_PHY_280DDR PHY Register 2800299 4460h
4464hDDRSS_PHY_281DDR PHY Register 2810299 4464h
4468hDDRSS_PHY_282DDR PHY Register 2820299 4468h
446ChDDRSS_PHY_283DDR PHY Register 2830299 446Ch
4470hDDRSS_PHY_284DDR PHY Register 2840299 4470h
4474hDDRSS_PHY_285DDR PHY Register 2850299 4474h
4478hDDRSS_PHY_286DDR PHY Register 2860299 4478h
447ChDDRSS_PHY_287DDR PHY Register 2870299 447Ch
4480hDDRSS_PHY_288DDR PHY Register 2880299 4480h
4484hDDRSS_PHY_289DDR PHY Register 2890299 4484h
4488hDDRSS_PHY_290DDR PHY Register 2900299 4488h
448ChDDRSS_PHY_291DDR PHY Register 2910299 448Ch
4490hDDRSS_PHY_292DDR PHY Register 2920299 4490h
4494hDDRSS_PHY_293DDR PHY Register 2930299 4494h
4498hDDRSS_PHY_294DDR PHY Register 2940299 4498h
449ChDDRSS_PHY_295DDR PHY Register 2950299 449Ch
44A0hDDRSS_PHY_296DDR PHY Register 2960299 44A0h
44A4hDDRSS_PHY_297DDR PHY Register 2970299 44A4h
44A8hDDRSS_PHY_298DDR PHY Register 2980299 44A8h
44AChDDRSS_PHY_299DDR PHY Register 2990299 44ACh
44B0hDDRSS_PHY_300DDR PHY Register 3000299 44B0h
44B4hDDRSS_PHY_301DDR PHY Register 3010299 44B4h
44B8hDDRSS_PHY_302DDR PHY Register 3020299 44B8h
44BChDDRSS_PHY_303DDR PHY Register 3030299 44BCh
44C0hDDRSS_PHY_304DDR PHY Register 3040299 44C0h
44C4hDDRSS_PHY_305DDR PHY Register 3050299 44C4h
44C8hDDRSS_PHY_306DDR PHY Register 3060299 44C8h
44CChDDRSS_PHY_307DDR PHY Register 3070299 44CCh
44D0hDDRSS_PHY_308DDR PHY Register 3080299 44D0h
44D4hDDRSS_PHY_309DDR PHY Register 3090299 44D4h
44D8hDDRSS_PHY_310DDR PHY Register 3100299 44D8h
44DChDDRSS_PHY_311DDR PHY Register 3110299 44DCh
44E0hDDRSS_PHY_312DDR PHY Register 3120299 44E0h
44E4hDDRSS_PHY_313DDR PHY Register 3130299 44E4h
44E8hDDRSS_PHY_314DDR PHY Register 3140299 44E8h
44EChDDRSS_PHY_315DDR PHY Register 3150299 44ECh
44F0hDDRSS_PHY_316DDR PHY Register 3160299 44F0h
44F4hDDRSS_PHY_317DDR PHY Register 3170299 44F4h
44F8hDDRSS_PHY_318DDR PHY Register 3180299 44F8h
44FChDDRSS_PHY_319DDR PHY Register 3190299 44FCh
4500hDDRSS_PHY_320DDR PHY Register 3200299 4500h
4504hDDRSS_PHY_321DDR PHY Register 3210299 4504h
4508hDDRSS_PHY_322DDR PHY Register 3220299 4508h
450ChDDRSS_PHY_323DDR PHY Register 3230299 450Ch
4510hDDRSS_PHY_324DDR PHY Register 3240299 4510h
4514hDDRSS_PHY_325DDR PHY Register 3250299 4514h
4518hDDRSS_PHY_326DDR PHY Register 3260299 4518h
451ChDDRSS_PHY_327DDR PHY Register 3270299 451Ch
4520hDDRSS_PHY_328DDR PHY Register 3280299 4520h
4524hDDRSS_PHY_329DDR PHY Register 3290299 4524h
4528hDDRSS_PHY_330DDR PHY Register 3300299 4528h
452ChDDRSS_PHY_331DDR PHY Register 3310299 452Ch
4530hDDRSS_PHY_332DDR PHY Register 3320299 4530h
4534hDDRSS_PHY_333DDR PHY Register 3330299 4534h
4538hDDRSS_PHY_334DDR PHY Register 3340299 4538h
453ChDDRSS_PHY_335DDR PHY Register 3350299 453Ch
4540hDDRSS_PHY_336DDR PHY Register 3360299 4540h
4544hDDRSS_PHY_337DDR PHY Register 3370299 4544h
4548hDDRSS_PHY_338DDR PHY Register 3380299 4548h
454ChDDRSS_PHY_339DDR PHY Register 3390299 454Ch
4550hDDRSS_PHY_340DDR PHY Register 3400299 4550h
4554hDDRSS_PHY_341DDR PHY Register 3410299 4554h
4558hDDRSS_PHY_342DDR PHY Register 3420299 4558h
455ChDDRSS_PHY_343DDR PHY Register 3430299 455Ch
4560hDDRSS_PHY_344DDR PHY Register 3440299 4560h
4564hDDRSS_PHY_345DDR PHY Register 3450299 4564h
4568hDDRSS_PHY_346DDR PHY Register 3460299 4568h
456ChDDRSS_PHY_347DDR PHY Register 3470299 456Ch
4570hDDRSS_PHY_348DDR PHY Register 3480299 4570h
4574hDDRSS_PHY_349DDR PHY Register 3490299 4574h
4578hDDRSS_PHY_350DDR PHY Register 3500299 4578h
457ChDDRSS_PHY_351DDR PHY Register 3510299 457Ch
4580hDDRSS_PHY_352DDR PHY Register 3520299 4580h
4584hDDRSS_PHY_353DDR PHY Register 3530299 4584h
4588hDDRSS_PHY_354DDR PHY Register 3540299 4588h
458ChDDRSS_PHY_355DDR PHY Register 3550299 458Ch
4590hDDRSS_PHY_356DDR PHY Register 3560299 4590h
4594hDDRSS_PHY_357DDR PHY Register 3570299 4594h
4598hDDRSS_PHY_358DDR PHY Register 3580299 4598h
459ChDDRSS_PHY_359DDR PHY Register 3590299 459Ch
45A0hDDRSS_PHY_360DDR PHY Register 3600299 45A0h
45A4hDDRSS_PHY_361DDR PHY Register 3610299 45A4h
45A8hDDRSS_PHY_362DDR PHY Register 3620299 45A8h
45AChDDRSS_PHY_363DDR PHY Register 3630299 45ACh
45B0hDDRSS_PHY_364DDR PHY Register 3640299 45B0h
45B4hDDRSS_PHY_365DDR PHY Register 3650299 45B4h
45B8hDDRSS_PHY_366DDR PHY Register 3660299 45B8h
45BChDDRSS_PHY_367DDR PHY Register 3670299 45BCh
45C0hDDRSS_PHY_368DDR PHY Register 3680299 45C0h
45C4hDDRSS_PHY_369DDR PHY Register 3690299 45C4h
45C8hDDRSS_PHY_370DDR PHY Register 3700299 45C8h
45CChDDRSS_PHY_371DDR PHY Register 3710299 45CCh
45D0hDDRSS_PHY_372DDR PHY Register 3720299 45D0h
45D4hDDRSS_PHY_373DDR PHY Register 3730299 45D4h
45D8hDDRSS_PHY_374DDR PHY Register 3740299 45D8h
45DChDDRSS_PHY_375DDR PHY Register 3750299 45DCh
45E0hDDRSS_PHY_376DDR PHY Register 3760299 45E0h
45E4hDDRSS_PHY_377DDR PHY Register 3770299 45E4h
45E8hDDRSS_PHY_378DDR PHY Register 3780299 45E8h
45EChDDRSS_PHY_379DDR PHY Register 3790299 45ECh
45F0hDDRSS_PHY_380DDR PHY Register 3800299 45F0h
45F4hDDRSS_PHY_381DDR PHY Register 3810299 45F4h
45F8hDDRSS_PHY_382DDR PHY Register 3820299 45F8h
45FChDDRSS_PHY_383DDR PHY Register 3830299 45FCh
4600hDDRSS_PHY_384DDR PHY Register 3840299 4600h
4604hDDRSS_PHY_385DDR PHY Register 3850299 4604h
4608hDDRSS_PHY_386DDR PHY Register 3860299 4608h
460ChDDRSS_PHY_387DDR PHY Register 3870299 460Ch
4610hDDRSS_PHY_388DDR PHY Register 3880299 4610h
4614hDDRSS_PHY_389DDR PHY Register 3890299 4614h
4618hDDRSS_PHY_390DDR PHY Register 3900299 4618h
461ChDDRSS_PHY_391DDR PHY Register 3910299 461Ch
4620hDDRSS_PHY_392DDR PHY Register 3920299 4620h
4624hDDRSS_PHY_393DDR PHY Register 3930299 4624h
4628hDDRSS_PHY_394DDR PHY Register 3940299 4628h
462ChDDRSS_PHY_395DDR PHY Register 3950299 462Ch
4800hDDRSS_PHY_512DDR PHY Register 5120299 4800h
4804hDDRSS_PHY_513DDR PHY Register 5130299 4804h
4808hDDRSS_PHY_514DDR PHY Register 5140299 4808h
480ChDDRSS_PHY_515DDR PHY Register 5150299 480Ch
4810hDDRSS_PHY_516DDR PHY Register 5160299 4810h
4814hDDRSS_PHY_517DDR PHY Register 5170299 4814h
4818hDDRSS_PHY_518DDR PHY Register 5180299 4818h
481ChDDRSS_PHY_519DDR PHY Register 5190299 481Ch
4820hDDRSS_PHY_520DDR PHY Register 5200299 4820h
4824hDDRSS_PHY_521DDR PHY Register 5210299 4824h
4828hDDRSS_PHY_522DDR PHY Register 5220299 4828h
482ChDDRSS_PHY_523DDR PHY Register 5230299 482Ch
4830hDDRSS_PHY_524DDR PHY Register 5240299 4830h
4834hDDRSS_PHY_525DDR PHY Register 5250299 4834h
4838hDDRSS_PHY_526DDR PHY Register 5260299 4838h
483ChDDRSS_PHY_527DDR PHY Register 5270299 483Ch
4840hDDRSS_PHY_528DDR PHY Register 5280299 4840h
4844hDDRSS_PHY_529DDR PHY Register 5290299 4844h
4848hDDRSS_PHY_530DDR PHY Register 5300299 4848h
484ChDDRSS_PHY_531DDR PHY Register 5310299 484Ch
4850hDDRSS_PHY_532DDR PHY Register 5320299 4850h
4854hDDRSS_PHY_533DDR PHY Register 5330299 4854h
4858hDDRSS_PHY_534DDR PHY Register 5340299 4858h
485ChDDRSS_PHY_535DDR PHY Register 5350299 485Ch
4860hDDRSS_PHY_536DDR PHY Register 5360299 4860h
4864hDDRSS_PHY_537DDR PHY Register 5370299 4864h
4868hDDRSS_PHY_538DDR PHY Register 5380299 4868h
486ChDDRSS_PHY_539DDR PHY Register 5390299 486Ch
4870hDDRSS_PHY_540DDR PHY Register 5400299 4870h
4874hDDRSS_PHY_541DDR PHY Register 5410299 4874h
4878hDDRSS_PHY_542DDR PHY Register 5420299 4878h
487ChDDRSS_PHY_543DDR PHY Register 5430299 487Ch
4880hDDRSS_PHY_544DDR PHY Register 5440299 4880h
4884hDDRSS_PHY_545DDR PHY Register 5450299 4884h
4888hDDRSS_PHY_546DDR PHY Register 5460299 4888h
488ChDDRSS_PHY_547DDR PHY Register 5470299 488Ch
4890hDDRSS_PHY_548DDR PHY Register 5480299 4890h
4894hDDRSS_PHY_549DDR PHY Register 5490299 4894h
4898hDDRSS_PHY_550DDR PHY Register 5500299 4898h
489ChDDRSS_PHY_551DDR PHY Register 5510299 489Ch
48A0hDDRSS_PHY_552DDR PHY Register 5520299 48A0h
48A4hDDRSS_PHY_553DDR PHY Register 5530299 48A4h
48A8hDDRSS_PHY_554DDR PHY Register 5540299 48A8h
48AChDDRSS_PHY_555DDR PHY Register 5550299 48ACh
48B0hDDRSS_PHY_556DDR PHY Register 5560299 48B0h
48B4hDDRSS_PHY_557DDR PHY Register 5570299 48B4h
48B8hDDRSS_PHY_558DDR PHY Register 5580299 48B8h
48BChDDRSS_PHY_559DDR PHY Register 5590299 48BCh
48C0hDDRSS_PHY_560DDR PHY Register 5600299 48C0h
48C4hDDRSS_PHY_561DDR PHY Register 5610299 48C4h
48C8hDDRSS_PHY_562DDR PHY Register 5620299 48C8h
48CChDDRSS_PHY_563DDR PHY Register 5630299 48CCh
48D0hDDRSS_PHY_564DDR PHY Register 5640299 48D0h
48D4hDDRSS_PHY_565DDR PHY Register 5650299 48D4h
48D8hDDRSS_PHY_566DDR PHY Register 5660299 48D8h
48DChDDRSS_PHY_567DDR PHY Register 5670299 48DCh
48E0hDDRSS_PHY_568DDR PHY Register 5680299 48E0h
48E4hDDRSS_PHY_569DDR PHY Register 5690299 48E4h
48E8hDDRSS_PHY_570DDR PHY Register 5700299 48E8h
48EChDDRSS_PHY_571DDR PHY Register 5710299 48ECh
48F0hDDRSS_PHY_572DDR PHY Register 5720299 48F0h
48F4hDDRSS_PHY_573DDR PHY Register 5730299 48F4h
48F8hDDRSS_PHY_574DDR PHY Register 5740299 48F8h
48FChDDRSS_PHY_575DDR PHY Register 5750299 48FCh
4900hDDRSS_PHY_576DDR PHY Register 5760299 4900h
4904hDDRSS_PHY_577DDR PHY Register 5770299 4904h
4908hDDRSS_PHY_578DDR PHY Register 5780299 4908h
490ChDDRSS_PHY_579DDR PHY Register 5790299 490Ch
4910hDDRSS_PHY_580DDR PHY Register 5800299 4910h
4914hDDRSS_PHY_581DDR PHY Register 5810299 4914h
4918hDDRSS_PHY_582DDR PHY Register 5820299 4918h
491ChDDRSS_PHY_583DDR PHY Register 5830299 491Ch
4920hDDRSS_PHY_584DDR PHY Register 5840299 4920h
4924hDDRSS_PHY_585DDR PHY Register 5850299 4924h
4928hDDRSS_PHY_586DDR PHY Register 5860299 4928h
492ChDDRSS_PHY_587DDR PHY Register 5870299 492Ch
4930hDDRSS_PHY_588DDR PHY Register 5880299 4930h
4934hDDRSS_PHY_589DDR PHY Register 5890299 4934h
4938hDDRSS_PHY_590DDR PHY Register 5900299 4938h
493ChDDRSS_PHY_591DDR PHY Register 5910299 493Ch
4940hDDRSS_PHY_592DDR PHY Register 5920299 4940h
4944hDDRSS_PHY_593DDR PHY Register 5930299 4944h
4948hDDRSS_PHY_594DDR PHY Register 5940299 4948h
494ChDDRSS_PHY_595DDR PHY Register 5950299 494Ch
4950hDDRSS_PHY_596DDR PHY Register 5960299 4950h
4954hDDRSS_PHY_597DDR PHY Register 5970299 4954h
4958hDDRSS_PHY_598DDR PHY Register 5980299 4958h
495ChDDRSS_PHY_599DDR PHY Register 5990299 495Ch
4960hDDRSS_PHY_600DDR PHY Register 6000299 4960h
4964hDDRSS_PHY_601DDR PHY Register 6010299 4964h
4968hDDRSS_PHY_602DDR PHY Register 6020299 4968h
496ChDDRSS_PHY_603DDR PHY Register 6030299 496Ch
4970hDDRSS_PHY_604DDR PHY Register 6040299 4970h
4974hDDRSS_PHY_605DDR PHY Register 6050299 4974h
4978hDDRSS_PHY_606DDR PHY Register 6060299 4978h
497ChDDRSS_PHY_607DDR PHY Register 6070299 497Ch
4980hDDRSS_PHY_608DDR PHY Register 6080299 4980h
4984hDDRSS_PHY_609DDR PHY Register 6090299 4984h
4988hDDRSS_PHY_610DDR PHY Register 6100299 4988h
498ChDDRSS_PHY_611DDR PHY Register 6110299 498Ch
4990hDDRSS_PHY_612DDR PHY Register 6120299 4990h
4994hDDRSS_PHY_613DDR PHY Register 6130299 4994h
4998hDDRSS_PHY_614DDR PHY Register 6140299 4998h
499ChDDRSS_PHY_615DDR PHY Register 6150299 499Ch
49A0hDDRSS_PHY_616DDR PHY Register 6160299 49A0h
49A4hDDRSS_PHY_617DDR PHY Register 6170299 49A4h
49A8hDDRSS_PHY_618DDR PHY Register 6180299 49A8h
49AChDDRSS_PHY_619DDR PHY Register 6190299 49ACh
49B0hDDRSS_PHY_620DDR PHY Register 6200299 49B0h
49B4hDDRSS_PHY_621DDR PHY Register 6210299 49B4h
49B8hDDRSS_PHY_622DDR PHY Register 6220299 49B8h
49BChDDRSS_PHY_623DDR PHY Register 6230299 49BCh
49C0hDDRSS_PHY_624DDR PHY Register 6240299 49C0h
49C4hDDRSS_PHY_625DDR PHY Register 6250299 49C4h
49C8hDDRSS_PHY_626DDR PHY Register 6260299 49C8h
49CChDDRSS_PHY_627DDR PHY Register 6270299 49CCh
49D0hDDRSS_PHY_628DDR PHY Register 6280299 49D0h
49D4hDDRSS_PHY_629DDR PHY Register 6290299 49D4h
49D8hDDRSS_PHY_630DDR PHY Register 6300299 49D8h
49DChDDRSS_PHY_631DDR PHY Register 6310299 49DCh
49E0hDDRSS_PHY_632DDR PHY Register 6320299 49E0h
49E4hDDRSS_PHY_633DDR PHY Register 6330299 49E4h
49E8hDDRSS_PHY_634DDR PHY Register 6340299 49E8h
49EChDDRSS_PHY_635DDR PHY Register 6350299 49ECh
49F0hDDRSS_PHY_636DDR PHY Register 6360299 49F0h
49F4hDDRSS_PHY_637DDR PHY Register 6370299 49F4h
49F8hDDRSS_PHY_638DDR PHY Register 6380299 49F8h
49FChDDRSS_PHY_639DDR PHY Register 6390299 49FCh
4A00hDDRSS_PHY_640DDR PHY Register 6400299 4A00h
4A04hDDRSS_PHY_641DDR PHY Register 6410299 4A04h
4A08hDDRSS_PHY_642DDR PHY Register 6420299 4A08h
4A0ChDDRSS_PHY_643DDR PHY Register 6430299 4A0Ch
4A10hDDRSS_PHY_644DDR PHY Register 6440299 4A10h
4A14hDDRSS_PHY_645DDR PHY Register 6450299 4A14h
4A18hDDRSS_PHY_646DDR PHY Register 6460299 4A18h
4A1ChDDRSS_PHY_647DDR PHY Register 6470299 4A1Ch
4A20hDDRSS_PHY_648DDR PHY Register 6480299 4A20h
4A24hDDRSS_PHY_649DDR PHY Register 6490299 4A24h
4A28hDDRSS_PHY_650DDR PHY Register 6500299 4A28h
4A2ChDDRSS_PHY_651DDR PHY Register 6510299 4A2Ch
4C00hDDRSS_PHY_768DDR PHY Register 7680299 4C00h
4C04hDDRSS_PHY_769DDR PHY Register 7690299 4C04h
4C08hDDRSS_PHY_770DDR PHY Register 7700299 4C08h
4C0ChDDRSS_PHY_771DDR PHY Register 7710299 4C0Ch
4C10hDDRSS_PHY_772DDR PHY Register 7720299 4C10h
4C14hDDRSS_PHY_773DDR PHY Register 7730299 4C14h
4C18hDDRSS_PHY_774DDR PHY Register 7740299 4C18h
4C1ChDDRSS_PHY_775DDR PHY Register 7750299 4C1Ch
4C20hDDRSS_PHY_776DDR PHY Register 7760299 4C20h
4C24hDDRSS_PHY_777DDR PHY Register 7770299 4C24h
4C28hDDRSS_PHY_778DDR PHY Register 7780299 4C28h
4C2ChDDRSS_PHY_779DDR PHY Register 7790299 4C2Ch
4C30hDDRSS_PHY_780DDR PHY Register 7800299 4C30h
4C34hDDRSS_PHY_781DDR PHY Register 7810299 4C34h
4C38hDDRSS_PHY_782DDR PHY Register 7820299 4C38h
4C3ChDDRSS_PHY_783DDR PHY Register 7830299 4C3Ch
4C40hDDRSS_PHY_784DDR PHY Register 7840299 4C40h
4C44hDDRSS_PHY_785DDR PHY Register 7850299 4C44h
4C48hDDRSS_PHY_786DDR PHY Register 7860299 4C48h
4C4ChDDRSS_PHY_787DDR PHY Register 7870299 4C4Ch
4C50hDDRSS_PHY_788DDR PHY Register 7880299 4C50h
4C54hDDRSS_PHY_789DDR PHY Register 7890299 4C54h
4C58hDDRSS_PHY_790DDR PHY Register 7900299 4C58h
4C5ChDDRSS_PHY_791DDR PHY Register 7910299 4C5Ch
4C60hDDRSS_PHY_792DDR PHY Register 7920299 4C60h
4C64hDDRSS_PHY_793DDR PHY Register 7930299 4C64h
4C68hDDRSS_PHY_794DDR PHY Register 7940299 4C68h
4C6ChDDRSS_PHY_795DDR PHY Register 7950299 4C6Ch
4C70hDDRSS_PHY_796DDR PHY Register 7960299 4C70h
4C74hDDRSS_PHY_797DDR PHY Register 7970299 4C74h
4C78hDDRSS_PHY_798DDR PHY Register 7980299 4C78h
4C7ChDDRSS_PHY_799DDR PHY Register 7990299 4C7Ch
4C80hDDRSS_PHY_800DDR PHY Register 8000299 4C80h
4C84hDDRSS_PHY_801DDR PHY Register 8010299 4C84h
4C88hDDRSS_PHY_802DDR PHY Register 8020299 4C88h
4C8ChDDRSS_PHY_803DDR PHY Register 8030299 4C8Ch
4C90hDDRSS_PHY_804DDR PHY Register 8040299 4C90h
4C94hDDRSS_PHY_805DDR PHY Register 8050299 4C94h
4C98hDDRSS_PHY_806DDR PHY Register 8060299 4C98h
4C9ChDDRSS_PHY_807DDR PHY Register 8070299 4C9Ch
4CA0hDDRSS_PHY_808DDR PHY Register 8080299 4CA0h
4CA4hDDRSS_PHY_809DDR PHY Register 8090299 4CA4h
4CA8hDDRSS_PHY_810DDR PHY Register 8100299 4CA8h
4CAChDDRSS_PHY_811DDR PHY Register 8110299 4CACh
4CB0hDDRSS_PHY_812DDR PHY Register 8120299 4CB0h
4CB4hDDRSS_PHY_813DDR PHY Register 8130299 4CB4h
4CB8hDDRSS_PHY_814DDR PHY Register 8140299 4CB8h
4CBChDDRSS_PHY_815DDR PHY Register 8150299 4CBCh
4CC0hDDRSS_PHY_816DDR PHY Register 8160299 4CC0h
4CC4hDDRSS_PHY_817DDR PHY Register 8170299 4CC4h
4CC8hDDRSS_PHY_818DDR PHY Register 8180299 4CC8h
4CCChDDRSS_PHY_819DDR PHY Register 8190299 4CCCh
4CD0hDDRSS_PHY_820DDR PHY Register 8200299 4CD0h
4CD4hDDRSS_PHY_821DDR PHY Register 8210299 4CD4h
4CD8hDDRSS_PHY_822DDR PHY Register 8220299 4CD8h
4CDChDDRSS_PHY_823DDR PHY Register 8230299 4CDCh
4CE0hDDRSS_PHY_824DDR PHY Register 8240299 4CE0h
4CE4hDDRSS_PHY_825DDR PHY Register 8250299 4CE4h
4CE8hDDRSS_PHY_826DDR PHY Register 8260299 4CE8h
4CEChDDRSS_PHY_827DDR PHY Register 8270299 4CECh
4CF0hDDRSS_PHY_828DDR PHY Register 8280299 4CF0h
4CF4hDDRSS_PHY_829DDR PHY Register 8290299 4CF4h
4CF8hDDRSS_PHY_830DDR PHY Register 8300299 4CF8h
4CFChDDRSS_PHY_831DDR PHY Register 8310299 4CFCh
4D00hDDRSS_PHY_832DDR PHY Register 8320299 4D00h
4D04hDDRSS_PHY_833DDR PHY Register 8330299 4D04h
4D08hDDRSS_PHY_834DDR PHY Register 8340299 4D08h
4D0ChDDRSS_PHY_835DDR PHY Register 8350299 4D0Ch
4D10hDDRSS_PHY_836DDR PHY Register 8360299 4D10h
4D14hDDRSS_PHY_837DDR PHY Register 8370299 4D14h
4D18hDDRSS_PHY_838DDR PHY Register 8380299 4D18h
4D1ChDDRSS_PHY_839DDR PHY Register 8390299 4D1Ch
4D20hDDRSS_PHY_840DDR PHY Register 8400299 4D20h
4D24hDDRSS_PHY_841DDR PHY Register 8410299 4D24h
4D28hDDRSS_PHY_842DDR PHY Register 8420299 4D28h
4D2ChDDRSS_PHY_843DDR PHY Register 8430299 4D2Ch
4D30hDDRSS_PHY_844DDR PHY Register 8440299 4D30h
4D34hDDRSS_PHY_845DDR PHY Register 8450299 4D34h
4D38hDDRSS_PHY_846DDR PHY Register 8460299 4D38h
4D3ChDDRSS_PHY_847DDR PHY Register 8470299 4D3Ch
4D40hDDRSS_PHY_848DDR PHY Register 8480299 4D40h
4D44hDDRSS_PHY_849DDR PHY Register 8490299 4D44h
4D48hDDRSS_PHY_850DDR PHY Register 8500299 4D48h
4D4ChDDRSS_PHY_851DDR PHY Register 8510299 4D4Ch
4D50hDDRSS_PHY_852DDR PHY Register 8520299 4D50h
4D54hDDRSS_PHY_853DDR PHY Register 8530299 4D54h
4D58hDDRSS_PHY_854DDR PHY Register 8540299 4D58h
4D5ChDDRSS_PHY_855DDR PHY Register 8550299 4D5Ch
4D60hDDRSS_PHY_856DDR PHY Register 8560299 4D60h
4D64hDDRSS_PHY_857DDR PHY Register 8570299 4D64h
4D68hDDRSS_PHY_858DDR PHY Register 8580299 4D68h
4D6ChDDRSS_PHY_859DDR PHY Register 8590299 4D6Ch
4D70hDDRSS_PHY_860DDR PHY Register 8600299 4D70h
4D74hDDRSS_PHY_861DDR PHY Register 8610299 4D74h
4D78hDDRSS_PHY_862DDR PHY Register 8620299 4D78h
4D7ChDDRSS_PHY_863DDR PHY Register 8630299 4D7Ch
4D80hDDRSS_PHY_864DDR PHY Register 8640299 4D80h
4D84hDDRSS_PHY_865DDR PHY Register 8650299 4D84h
4D88hDDRSS_PHY_866DDR PHY Register 8660299 4D88h
4D8ChDDRSS_PHY_867DDR PHY Register 8670299 4D8Ch
4D90hDDRSS_PHY_868DDR PHY Register 8680299 4D90h
4D94hDDRSS_PHY_869DDR PHY Register 8690299 4D94h
4D98hDDRSS_PHY_870DDR PHY Register 8700299 4D98h
4D9ChDDRSS_PHY_871DDR PHY Register 8710299 4D9Ch
4DA0hDDRSS_PHY_872DDR PHY Register 8720299 4DA0h
4DA4hDDRSS_PHY_873DDR PHY Register 8730299 4DA4h
4DA8hDDRSS_PHY_874DDR PHY Register 8740299 4DA8h
4DAChDDRSS_PHY_875DDR PHY Register 8750299 4DACh
4DB0hDDRSS_PHY_876DDR PHY Register 8760299 4DB0h
4DB4hDDRSS_PHY_877DDR PHY Register 8770299 4DB4h
4DB8hDDRSS_PHY_878DDR PHY Register 8780299 4DB8h
4DBChDDRSS_PHY_879DDR PHY Register 8790299 4DBCh
4DC0hDDRSS_PHY_880DDR PHY Register 8800299 4DC0h
4DC4hDDRSS_PHY_881DDR PHY Register 8810299 4DC4h
4DC8hDDRSS_PHY_882DDR PHY Register 8820299 4DC8h
4DCChDDRSS_PHY_883DDR PHY Register 8830299 4DCCh
4DD0hDDRSS_PHY_884DDR PHY Register 8840299 4DD0h
4DD4hDDRSS_PHY_885DDR PHY Register 8850299 4DD4h
4DD8hDDRSS_PHY_886DDR PHY Register 8860299 4DD8h
4DDChDDRSS_PHY_887DDR PHY Register 8870299 4DDCh
4DE0hDDRSS_PHY_888DDR PHY Register 8880299 4DE0h
4DE4hDDRSS_PHY_889DDR PHY Register 8890299 4DE4h
4DE8hDDRSS_PHY_890DDR PHY Register 8900299 4DE8h
4DEChDDRSS_PHY_891DDR PHY Register 8910299 4DECh
4DF0hDDRSS_PHY_892DDR PHY Register 8920299 4DF0h
4DF4hDDRSS_PHY_893DDR PHY Register 8930299 4DF4h
4DF8hDDRSS_PHY_894DDR PHY Register 8940299 4DF8h
4DFChDDRSS_PHY_895DDR PHY Register 8950299 4DFCh
4E00hDDRSS_PHY_896DDR PHY Register 8960299 4E00h
4E04hDDRSS_PHY_897DDR PHY Register 8970299 4E04h
4E08hDDRSS_PHY_898DDR PHY Register 8980299 4E08h
4E0ChDDRSS_PHY_899DDR PHY Register 8990299 4E0Ch
4E10hDDRSS_PHY_900DDR PHY Register 9000299 4E10h
4E14hDDRSS_PHY_901DDR PHY Register 9010299 4E14h
4E18hDDRSS_PHY_902DDR PHY Register 9020299 4E18h
4E1ChDDRSS_PHY_903DDR PHY Register 9030299 4E1Ch
4E20hDDRSS_PHY_904DDR PHY Register 9040299 4E20h
4E24hDDRSS_PHY_905DDR PHY Register 9050299 4E24h
4E28hDDRSS_PHY_906DDR PHY Register 9060299 4E28h
4E2ChDDRSS_PHY_907DDR PHY Register 9070299 4E2Ch
5000hDDRSS_PHY_1024DDR PHY Register 10240299 5000h
5004hDDRSS_PHY_1025DDR PHY Register 10250299 5004h
5008hDDRSS_PHY_1026DDR PHY Register 10260299 5008h
500ChDDRSS_PHY_1027DDR PHY Register 10270299 500Ch
5010hDDRSS_PHY_1028DDR PHY Register 10280299 5010h
5014hDDRSS_PHY_1029DDR PHY Register 10290299 5014h
5018hDDRSS_PHY_1030DDR PHY Register 10300299 5018h
501ChDDRSS_PHY_1031DDR PHY Register 10310299 501Ch
5020hDDRSS_PHY_1032DDR PHY Register 10320299 5020h
5024hDDRSS_PHY_1033DDR PHY Register 10330299 5024h
5028hDDRSS_PHY_1034DDR PHY Register 10340299 5028h
502ChDDRSS_PHY_1035DDR PHY Register 10350299 502Ch
5030hDDRSS_PHY_1036DDR PHY Register 10360299 5030h
5034hDDRSS_PHY_1037DDR PHY Register 10370299 5034h
5038hDDRSS_PHY_1038DDR PHY Register 10380299 5038h
503ChDDRSS_PHY_1039DDR PHY Register 10390299 503Ch
5040hDDRSS_PHY_1040DDR PHY Register 10400299 5040h
5044hDDRSS_PHY_1041DDR PHY Register 10410299 5044h
5048hDDRSS_PHY_1042DDR PHY Register 10420299 5048h
504ChDDRSS_PHY_1043DDR PHY Register 10430299 504Ch
5050hDDRSS_PHY_1044DDR PHY Register 10440299 5050h
5054hDDRSS_PHY_1045DDR PHY Register 10450299 5054h
5058hDDRSS_PHY_1046DDR PHY Register 10460299 5058h
505ChDDRSS_PHY_1047DDR PHY Register 10470299 505Ch
5060hDDRSS_PHY_1048DDR PHY Register 10480299 5060h
5064hDDRSS_PHY_1049DDR PHY Register 10490299 5064h
5068hDDRSS_PHY_1050DDR PHY Register 10500299 5068h
506ChDDRSS_PHY_1051DDR PHY Register 10510299 506Ch
5070hDDRSS_PHY_1052DDR PHY Register 10520299 5070h
5074hDDRSS_PHY_1053DDR PHY Register 10530299 5074h
5078hDDRSS_PHY_1054DDR PHY Register 10540299 5078h
507ChDDRSS_PHY_1055DDR PHY Register 10550299 507Ch
5080hDDRSS_PHY_1056DDR PHY Register 10560299 5080h
5084hDDRSS_PHY_1057DDR PHY Register 10570299 5084h
5088hDDRSS_PHY_1058DDR PHY Register 10580299 5088h
508ChDDRSS_PHY_1059DDR PHY Register 10590299 508Ch
5090hDDRSS_PHY_1060DDR PHY Register 10600299 5090h
5094hDDRSS_PHY_1061DDR PHY Register 10610299 5094h
5098hDDRSS_PHY_1062DDR PHY Register 10620299 5098h
509ChDDRSS_PHY_1063DDR PHY Register 10630299 509Ch
50A0hDDRSS_PHY_1064DDR PHY Register 10640299 50A0h
50A4hDDRSS_PHY_1065DDR PHY Register 10650299 50A4h
50A8hDDRSS_PHY_1066DDR PHY Register 10660299 50A8h
50AChDDRSS_PHY_1067DDR PHY Register 10670299 50ACh
50B0hDDRSS_PHY_1068DDR PHY Register 10680299 50B0h
50B4hDDRSS_PHY_1069DDR PHY Register 10690299 50B4h
50B8hDDRSS_PHY_1070DDR PHY Register 10700299 50B8h
50BChDDRSS_PHY_1071DDR PHY Register 10710299 50BCh
50C0hDDRSS_PHY_1072DDR PHY Register 10720299 50C0h
50C4hDDRSS_PHY_1073DDR PHY Register 10730299 50C4h
50C8hDDRSS_PHY_1074DDR PHY Register 10740299 50C8h
50CChDDRSS_PHY_1075DDR PHY Register 10750299 50CCh
5400hDDRSS_PHY_1280DDR PHY Register 12800299 5400h
5404hDDRSS_PHY_1281DDR PHY Register 12810299 5404h
5408hDDRSS_PHY_1282DDR PHY Register 12820299 5408h
540ChDDRSS_PHY_1283DDR PHY Register 12830299 540Ch
5410hDDRSS_PHY_1284DDR PHY Register 12840299 5410h
5414hDDRSS_PHY_1285DDR PHY Register 12850299 5414h
5418hDDRSS_PHY_1286DDR PHY Register 12860299 5418h
541ChDDRSS_PHY_1287DDR PHY Register 12870299 541Ch
5420hDDRSS_PHY_1288DDR PHY Register 12880299 5420h
5424hDDRSS_PHY_1289DDR PHY Register 12890299 5424h
5428hDDRSS_PHY_1290DDR PHY Register 12900299 5428h
542ChDDRSS_PHY_1291DDR PHY Register 12910299 542Ch
5430hDDRSS_PHY_1292DDR PHY Register 12920299 5430h
5434hDDRSS_PHY_1293DDR PHY Register 12930299 5434h
5438hDDRSS_PHY_1294DDR PHY Register 12940299 5438h
543ChDDRSS_PHY_1295DDR PHY Register 12950299 543Ch
5440hDDRSS_PHY_1296DDR PHY Register 12960299 5440h
5444hDDRSS_PHY_1297DDR PHY Register 12970299 5444h
5448hDDRSS_PHY_1298DDR PHY Register 12980299 5448h
544ChDDRSS_PHY_1299DDR PHY Register 12990299 544Ch
5450hDDRSS_PHY_1300DDR PHY Register 13000299 5450h
5454hDDRSS_PHY_1301DDR PHY Register 13010299 5454h
5458hDDRSS_PHY_1302DDR PHY Register 13020299 5458h
545ChDDRSS_PHY_1303DDR PHY Register 13030299 545Ch
5460hDDRSS_PHY_1304DDR PHY Register 13040299 5460h
5464hDDRSS_PHY_1305DDR PHY Register 13050299 5464h
5468hDDRSS_PHY_1306DDR PHY Register 13060299 5468h
546ChDDRSS_PHY_1307DDR PHY Register 13070299 546Ch
5470hDDRSS_PHY_1308DDR PHY Register 13080299 5470h
5474hDDRSS_PHY_1309DDR PHY Register 13090299 5474h
5478hDDRSS_PHY_1310DDR PHY Register 13100299 5478h
547ChDDRSS_PHY_1311DDR PHY Register 13110299 547Ch
5480hDDRSS_PHY_1312DDR PHY Register 13120299 5480h
5484hDDRSS_PHY_1313DDR PHY Register 13130299 5484h
5488hDDRSS_PHY_1314DDR PHY Register 13140299 5488h
548ChDDRSS_PHY_1315DDR PHY Register 13150299 548Ch
5490hDDRSS_PHY_1316DDR PHY Register 13160299 5490h
5494hDDRSS_PHY_1317DDR PHY Register 13170299 5494h
5498hDDRSS_PHY_1318DDR PHY Register 13180299 5498h
549ChDDRSS_PHY_1319DDR PHY Register 13190299 549Ch
54A0hDDRSS_PHY_1320DDR PHY Register 13200299 54A0h
54A4hDDRSS_PHY_1321DDR PHY Register 13210299 54A4h
54A8hDDRSS_PHY_1322DDR PHY Register 13220299 54A8h
54AChDDRSS_PHY_1323DDR PHY Register 13230299 54ACh
54B0hDDRSS_PHY_1324DDR PHY Register 13240299 54B0h
54B4hDDRSS_PHY_1325DDR PHY Register 13250299 54B4h
54B8hDDRSS_PHY_1326DDR PHY Register 13260299 54B8h
54BChDDRSS_PHY_1327DDR PHY Register 13270299 54BCh
54C0hDDRSS_PHY_1328DDR PHY Register 13280299 54C0h
54C4hDDRSS_PHY_1329DDR PHY Register 13290299 54C4h
54C8hDDRSS_PHY_1330DDR PHY Register 13300299 54C8h
54CChDDRSS_PHY_1331DDR PHY Register 13310299 54CCh
54D0hDDRSS_PHY_1332DDR PHY Register 13320299 54D0h
54D4hDDRSS_PHY_1333DDR PHY Register 13330299 54D4h
54D8hDDRSS_PHY_1334DDR PHY Register 13340299 54D8h
54DChDDRSS_PHY_1335DDR PHY Register 13350299 54DCh
54E0hDDRSS_PHY_1336DDR PHY Register 13360299 54E0h
54E4hDDRSS_PHY_1337DDR PHY Register 13370299 54E4h
54E8hDDRSS_PHY_1338DDR PHY Register 13380299 54E8h
54EChDDRSS_PHY_1339DDR PHY Register 13390299 54ECh
54F0hDDRSS_PHY_1340DDR PHY Register 13400299 54F0h
54F4hDDRSS_PHY_1341DDR PHY Register 13410299 54F4h
54F8hDDRSS_PHY_1342DDR PHY Register 13420299 54F8h
54FChDDRSS_PHY_1343DDR PHY Register 13430299 54FCh
5500hDDRSS_PHY_1344DDR PHY Register 13440299 5500h
5504hDDRSS_PHY_1345DDR PHY Register 13450299 5504h
5508hDDRSS_PHY_1346DDR PHY Register 13460299 5508h
550ChDDRSS_PHY_1347DDR PHY Register 13470299 550Ch
5510hDDRSS_PHY_1348DDR PHY Register 13480299 5510h
5514hDDRSS_PHY_1349DDR PHY Register 13490299 5514h
5518hDDRSS_PHY_1350DDR PHY Register 13500299 5518h
551ChDDRSS_PHY_1351DDR PHY Register 13510299 551Ch
5520hDDRSS_PHY_1352DDR PHY Register 13520299 5520h
5524hDDRSS_PHY_1353DDR PHY Register 13530299 5524h
5528hDDRSS_PHY_1354DDR PHY Register 13540299 5528h
552ChDDRSS_PHY_1355DDR PHY Register 13550299 552Ch
5530hDDRSS_PHY_1356DDR PHY Register 13560299 5530h
5534hDDRSS_PHY_1357DDR PHY Register 13570299 5534h
5538hDDRSS_PHY_1358DDR PHY Register 13580299 5538h
553ChDDRSS_PHY_1359DDR PHY Register 13590299 553Ch
5540hDDRSS_PHY_1360DDR PHY Register 13600299 5540h
5544hDDRSS_PHY_1361DDR PHY Register 13610299 5544h
5548hDDRSS_PHY_1362DDR PHY Register 13620299 5548h
554ChDDRSS_PHY_1363DDR PHY Register 13630299 554Ch
5550hDDRSS_PHY_1364DDR PHY Register 13640299 5550h
5554hDDRSS_PHY_1365DDR PHY Register 13650299 5554h
5558hDDRSS_PHY_1366DDR PHY Register 13660299 5558h
555ChDDRSS_PHY_1367DDR PHY Register 13670299 555Ch
5560hDDRSS_PHY_1368DDR PHY Register 13680299 5560h
5564hDDRSS_PHY_1369DDR PHY Register 13690299 5564h
5568hDDRSS_PHY_1370DDR PHY Register 13700299 5568h
556ChDDRSS_PHY_1371DDR PHY Register 13710299 556Ch
5570hDDRSS_PHY_1372DDR PHY Register 13720299 5570h
5574hDDRSS_PHY_1373DDR PHY Register 13730299 5574h
5578hDDRSS_PHY_1374DDR PHY Register 13740299 5578h
557ChDDRSS_PHY_1375DDR PHY Register 13750299 557Ch
5580hDDRSS_PHY_1376DDR PHY Register 13760299 5580h
5584hDDRSS_PHY_1377DDR PHY Register 13770299 5584h
5588hDDRSS_PHY_1378DDR PHY Register 13780299 5588h
558ChDDRSS_PHY_1379DDR PHY Register 13790299 558Ch
5590hDDRSS_PHY_1380DDR PHY Register 13800299 5590h
5594hDDRSS_PHY_1381DDR PHY Register 13810299 5594h
5598hDDRSS_PHY_1382DDR PHY Register 13820299 5598h
559ChDDRSS_PHY_1383DDR PHY Register 13830299 559Ch
55A0hDDRSS_PHY_1384DDR PHY Register 13840299 55A0h
55A4hDDRSS_PHY_1385DDR PHY Register 13850299 55A4h
55A8hDDRSS_PHY_1386DDR PHY Register 13860299 55A8h
55AChDDRSS_PHY_1387DDR PHY Register 13870299 55ACh
55B0hDDRSS_PHY_1388DDR PHY Register 13880299 55B0h
55B4hDDRSS_PHY_1389DDR PHY Register 13890299 55B4h
55B8hDDRSS_PHY_1390DDR PHY Register 13900299 55B8h
55BChDDRSS_PHY_1391DDR PHY Register 13910299 55BCh
55C0hDDRSS_PHY_1392DDR PHY Register 13920299 55C0h
55C4hDDRSS_PHY_1393DDR PHY Register 13930299 55C4h
55C8hDDRSS_PHY_1394DDR PHY Register 13940299 55C8h
55CChDDRSS_PHY_1395DDR PHY Register 13950299 55CCh
55D0hDDRSS_PHY_1396DDR PHY Register 13960299 55D0h
55D4hDDRSS_PHY_1397DDR PHY Register 13970299 55D4h
55D8hDDRSS_PHY_1398DDR PHY Register 13980299 55D8h
55DChDDRSS_PHY_1399DDR PHY Register 13990299 55DCh
55E0hDDRSS_PHY_1400DDR PHY Register 14000299 55E0h
55E4hDDRSS_PHY_1401DDR PHY Register 14010299 55E4h
55E8hDDRSS_PHY_1402DDR PHY Register 14020299 55E8h
55EChDDRSS_PHY_1403DDR PHY Register 14030299 55ECh
55F0hDDRSS_PHY_1404DDR PHY Register 14040299 55F0h
55F4hDDRSS_PHY_1405DDR PHY Register 14050299 55F4h
55F8hDDRSS_PHY_1406DDR PHY Register 14060299 55F8h
55FChDDRSS_PHY_1407DDR PHY Register 14070299 55FCh
5600hDDRSS_PHY_1408DDR PHY Register 14080299 5600h
5604hDDRSS_PHY_1409DDR PHY Register 14090299 5604h
5608hDDRSS_PHY_1410DDR PHY Register 14100299 5608h
560ChDDRSS_PHY_1411DDR PHY Register 14110299 560Ch
5610hDDRSS_PHY_1412DDR PHY Register 14120299 5610h
5614hDDRSS_PHY_1413DDR PHY Register 14130299 5614h
5618hDDRSS_PHY_1414DDR PHY Register 14140299 5618h
561ChDDRSS_PHY_1415DDR PHY Register 14150299 561Ch
5620hDDRSS_PHY_1416DDR PHY Register 14160299 5620h
5624hDDRSS_PHY_1417DDR PHY Register 14170299 5624h
5628hDDRSS_PHY_1418DDR PHY Register 14180299 5628h
562ChDDRSS_PHY_1419DDR PHY Register 14190299 562Ch
5630hDDRSS_PHY_1420DDR PHY Register 14200299 5630h
5634hDDRSS_PHY_1421DDR PHY Register 14210299 5634h
5638hDDRSS_PHY_1422DDR PHY Register 14220299 5638h

2.5.4.1 DDRSS_PHY_0 Register (Offset = 4000h) [reset = X]

DDRSS_PHY_0 is shown in Figure 8-838 and described in Table 8-1688.

Return to Summary Table.

Table 8-1687 DDRSS_PHY_0 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4000h
Figure 8-838 DDRSS_PHY_0 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_IO_PAD_DELAY_TIMING_BYPASS_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CLK_WR_BYPASS_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_CLK_WR_BYPASS_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1688 DDRSS_PHY_0 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-16PHY_IO_PAD_DELAY_TIMING_BYPASS_0R/W0h

Feedback pad's OPAD and IPAD delay timing on bypass mode for slice 0.

15-11RESERVEDR/WX
10-0PHY_CLK_WR_BYPASS_SLAVE_DELAY_0R/W0h

Write data clock bypass mode slave delay setting for slice 0.} PADDING_BEFORE

2.5.4.2 DDRSS_PHY_1 Register (Offset = 4004h) [reset = X]

DDRSS_PHY_1 is shown in Figure 8-839 and described in Table 8-1690.

Return to Summary Table.

Table 8-1689 DDRSS_PHY_1 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4004h
Figure 8-839 DDRSS_PHY_1 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_WRITE_PATH_LAT_ADD_BYPASS_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_0
R/W-XR/W-0h
76543210
PHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1690 DDRSS_PHY_1 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR/WX
18-16PHY_WRITE_PATH_LAT_ADD_BYPASS_0R/W0h

Number of cycles on bypass mode to delay the incoming dfi_wrdata_en/dfi_wrdata signals for slice 0.

15-10RESERVEDR/WX
9-0PHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_0R/W0h

Write DQS bypass mode slave delay setting for slice 0.

2.5.4.3 DDRSS_PHY_2 Register (Offset = 4008h) [reset = X]

DDRSS_PHY_2 is shown in Figure 8-840 and described in Table 8-1692.

Return to Summary Table.

Table 8-1691 DDRSS_PHY_2 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4008h
Figure 8-840 DDRSS_PHY_2 Register
3130292827262524
RESERVEDPHY_CLK_BYPASS_OVERRIDE_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_BYPASS_TWO_CYC_PREAMBLE_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1692 DDRSS_PHY_2 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_CLK_BYPASS_OVERRIDE_0R/W0h

Bypass mode override setting for slice 0.

23-18RESERVEDR/WX
17-16PHY_BYPASS_TWO_CYC_PREAMBLE_0R/W0h

Two_cycle_preamble for bypass mode for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_0R/W0h

Read DQS bypass mode slave delay setting for slice 0.

2.5.4.4 DDRSS_PHY_3 Register (Offset = 400Ch) [reset = X]

DDRSS_PHY_3 is shown in Figure 8-841 and described in Table 8-1694.

Return to Summary Table.

Table 8-1693 DDRSS_PHY_3 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 400Ch
Figure 8-841 DDRSS_PHY_3 Register
3130292827262524
RESERVEDPHY_SW_WRDQ3_SHIFT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_WRDQ2_SHIFT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQ1_SHIFT_0
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDQ0_SHIFT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1694 DDRSS_PHY_3 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_SW_WRDQ3_SHIFT_0R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ3 for slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

23-22RESERVEDR/WX
21-16PHY_SW_WRDQ2_SHIFT_0R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ2 for slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

15-14RESERVEDR/WX
13-8PHY_SW_WRDQ1_SHIFT_0R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ1 for slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDQ0_SHIFT_0R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ0 for slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.5 DDRSS_PHY_4 Register (Offset = 4010h) [reset = X]

DDRSS_PHY_4 is shown in Figure 8-842 and described in Table 8-1696.

Return to Summary Table.

Table 8-1695 DDRSS_PHY_4 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4010h
Figure 8-842 DDRSS_PHY_4 Register
3130292827262524
RESERVEDPHY_SW_WRDQ7_SHIFT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_WRDQ6_SHIFT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQ5_SHIFT_0
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDQ4_SHIFT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1696 DDRSS_PHY_4 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_SW_WRDQ7_SHIFT_0R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ7 for slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

23-22RESERVEDR/WX
21-16PHY_SW_WRDQ6_SHIFT_0R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ6 for slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

15-14RESERVEDR/WX
13-8PHY_SW_WRDQ5_SHIFT_0R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ5 for slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDQ4_SHIFT_0R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ4 for slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.6 DDRSS_PHY_5 Register (Offset = 4014h) [reset = X]

DDRSS_PHY_5 is shown in Figure 8-843 and described in Table 8-1698.

Return to Summary Table.

Table 8-1697 DDRSS_PHY_5 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4014h
Figure 8-843 DDRSS_PHY_5 Register
3130292827262524
RESERVEDPHY_PER_CS_TRAINING_MULTICAST_EN_0
R/W-XR/W-1h
2322212019181716
RESERVEDPHY_PER_RANK_CS_MAP_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQS_SHIFT_0
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDM_SHIFT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1698 DDRSS_PHY_5 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_PER_CS_TRAINING_MULTICAST_EN_0R/W1h

When set, a register write will update parameters for all ranks at the same time in slice 0.
Set to 1 to enable.

23-18RESERVEDR/WX
17-16PHY_PER_RANK_CS_MAP_0R/W0h

Per-rank CS map for slice 0.
Setting a bit uses that CS for the rank, bit (0) uses CS0, bit (1) uses CS1, etc.

15-12RESERVEDR/WX
11-8PHY_SW_WRDQS_SHIFT_0R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQS for slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bit (3) is the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDM_SHIFT_0R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DM for slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.7 DDRSS_PHY_6 Register (Offset = 4018h) [reset = X]

DDRSS_PHY_6 is shown in Figure 8-844 and described in Table 8-1700.

Return to Summary Table.

Table 8-1699 DDRSS_PHY_6 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4018h
Figure 8-844 DDRSS_PHY_6 Register
3130292827262524
RESERVEDPHY_LP4_BOOT_RDDATA_EN_TSEL_DLY_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LP4_BOOT_RDDATA_EN_DLY_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_LP4_BOOT_RDDATA_EN_IE_DLY_0
R/W-XR/W-0h
76543210
RESERVEDPHY_PER_CS_TRAINING_INDEX_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1700 DDRSS_PHY_6 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_LP4_BOOT_RDDATA_EN_TSEL_DLY_0R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for TSEL enable generation for slice 0.

23-21RESERVEDR/WX
20-16PHY_LP4_BOOT_RDDATA_EN_DLY_0R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is early for slice 0.

15-10RESERVEDR/WX
9-8PHY_LP4_BOOT_RDDATA_EN_IE_DLY_0R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for input enable generation for slice 0.

7-1RESERVEDR/WX
0PHY_PER_CS_TRAINING_INDEX_0R/W0h

For per-rank training, indicates which rank's paramters are read/written for slice 0.

2.5.4.8 DDRSS_PHY_7 Register (Offset = 401Ch) [reset = X]

DDRSS_PHY_7 is shown in Figure 8-845 and described in Table 8-1702.

Return to Summary Table.

Table 8-1701 DDRSS_PHY_7 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 401Ch
Figure 8-845 DDRSS_PHY_7 Register
3130292827262524
RESERVEDPHY_LP4_BOOT_RDDATA_EN_OE_DLY_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LP4_BOOT_WRPATH_GATE_DISABLE_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_LP4_BOOT_RDDQS_LATENCY_ADJUST_0
R/W-XR/W-0h
76543210
RESERVEDPHY_LP4_BOOT_RPTR_UPDATE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1702 DDRSS_PHY_7 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_LP4_BOOT_RDDATA_EN_OE_DLY_0R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for extended OE generation for slice 0.

23-18RESERVEDR/WX
17-16PHY_LP4_BOOT_WRPATH_GATE_DISABLE_0R/W0h

For LPDDR4 boot frequency, write path clock gating disable for slice 0.
Bit (0): disable pull in wrdata_en
Bit (1): disable write path clock gating, clock always on

15-12RESERVEDR/WX
11-8PHY_LP4_BOOT_RDDQS_LATENCY_ADJUST_0R/W0h

For LPDDR4 boot frequency, the number of cycles to delay the incoming dfi_rddata_en for read DQS gate generation for slice 0.

7-4RESERVEDR/WX
3-0PHY_LP4_BOOT_RPTR_UPDATE_0R/W0h

For LPDDR4 boot frequency, the offset in cycles from the dfi_rddata_en signal to releasing data from the entry FIFO for slice 0.

2.5.4.9 DDRSS_PHY_8 Register (Offset = 4020h) [reset = X]

DDRSS_PHY_8 is shown in Figure 8-846 and described in Table 8-1704.

Return to Summary Table.

Table 8-1703 DDRSS_PHY_8 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4020h
Figure 8-846 DDRSS_PHY_8 Register
3130292827262524
RESERVEDPHY_LPBK_DFX_TIMEOUT_EN_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LPBK_CONTROL_0
R/W-XR/W-0h
15141312111098
PHY_LPBK_CONTROL_0
R/W-0h
76543210
RESERVEDPHY_CTRL_LPBK_EN_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1704 DDRSS_PHY_8 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_LPBK_DFX_TIMEOUT_EN_0R/W0h

Loopback read only test timeout mechanism enable for slice 0.

23-17RESERVEDR/WX
16-8PHY_LPBK_CONTROL_0R/W0h

Loopback control bits for slice 0.

7-2RESERVEDR/WX
1-0PHY_CTRL_LPBK_EN_0R/W0h

Loopback control en for slice 0.

2.5.4.10 DDRSS_PHY_9 Register (Offset = 4024h) [reset = 0h]

DDRSS_PHY_9 is shown in Figure 8-847 and described in Table 8-1706.

Return to Summary Table.

Table 8-1705 DDRSS_PHY_9 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4024h
Figure 8-847 DDRSS_PHY_9 Register
313029282726252423222120191817161514131211109876543210
PHY_AUTO_TIMING_MARGIN_CONTROL_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1706 DDRSS_PHY_9 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_AUTO_TIMING_MARGIN_CONTROL_0R/W0h

Auto timing marging control bits for slice 0.

2.5.4.11 DDRSS_PHY_10 Register (Offset = 4028h) [reset = X]

DDRSS_PHY_10 is shown in Figure 8-848 and described in Table 8-1708.

Return to Summary Table.

Table 8-1707 DDRSS_PHY_10 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4028h
Figure 8-848 DDRSS_PHY_10 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_AUTO_TIMING_MARGIN_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1708 DDRSS_PHY_10 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDRX
27-0PHY_AUTO_TIMING_MARGIN_OBS_0R0h

Observation register for the auto_timing_margin for slice 0.
READ-ONLY

2.5.4.12 DDRSS_PHY_11 Register (Offset = 402Ch) [reset = X]

DDRSS_PHY_11 is shown in Figure 8-849 and described in Table 8-1710.

Return to Summary Table.

Table 8-1709 DDRSS_PHY_11 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 402Ch
Figure 8-849 DDRSS_PHY_11 Register
3130292827262524
RESERVEDPHY_RDLVL_MULTI_PATT_ENABLE_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PRBS_PATTERN_MASK_0
R/W-XR/W-0h
15141312111098
PHY_PRBS_PATTERN_MASK_0
R/W-0h
76543210
RESERVEDPHY_PRBS_PATTERN_START_0
R/W-XR/W-1h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1710 DDRSS_PHY_11 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RDLVL_MULTI_PATT_ENABLE_0R/W0h

Read Leveling Multi-pattern enable for slice 0.

23-17RESERVEDR/WX
16-8PHY_PRBS_PATTERN_MASK_0R/W0h

PRBS7 mask signal for slice 0.

7RESERVEDR/WX
6-0PHY_PRBS_PATTERN_START_0R/W1h

PRBS7 start pattern for slice 0.

2.5.4.13 DDRSS_PHY_12 Register (Offset = 4030h) [reset = X]

DDRSS_PHY_12 is shown in Figure 8-850 and described in Table 8-1712.

Return to Summary Table.

Table 8-1711 DDRSS_PHY_12 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4030h
Figure 8-850 DDRSS_PHY_12 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_VREF_TRAIN_OBS_0
R/W-XR-0h
15141312111098
RESERVEDPHY_VREF_INITIAL_STEPSIZE_0
R/W-XR/W-0h
76543210
RESERVEDPHY_RDLVL_MULTI_PATT_RST_DISABLE_0
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-1712 DDRSS_PHY_12 Register Field Descriptions
BitFieldTypeResetDescription
31-23RESERVEDR/WX
22-16PHY_VREF_TRAIN_OBS_0R0h

Observation register for best vref value for slice 0.
READ-ONLY

15-14RESERVEDR/WX
13-8PHY_VREF_INITIAL_STEPSIZE_0R/W0h

Data slice initial VREF training step size for slice 0.

7-1RESERVEDR/WX
0PHY_RDLVL_MULTI_PATT_RST_DISABLE_0R/W0h

Read Leveling read level windows disable reset for slice 0.

2.5.4.14 DDRSS_PHY_13 Register (Offset = 4034h) [reset = X]

DDRSS_PHY_13 is shown in Figure 8-851 and described in Table 8-1714.

Return to Summary Table.

Table 8-1713 DDRSS_PHY_13 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4034h
Figure 8-851 DDRSS_PHY_13 Register
3130292827262524
RESERVEDSC_PHY_SNAP_OBS_REGS_0
R/W-XW-0h
2322212019181716
RESERVEDPHY_GATE_ERROR_DELAY_SELECT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-1714 DDRSS_PHY_13 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24SC_PHY_SNAP_OBS_REGS_0W0h

Initiates a snapshot of the internal observation registers for slice 0.
Set to 1 to trigger.
WRITE-ONLY

23-20RESERVEDR/WX
19-16PHY_GATE_ERROR_DELAY_SELECT_0R/W0h

Number of cycles to wait for the DQS gate to close before flagging an error for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_0R/W0h

Read DQS data clock bypass mode slave delay setting for slice 0.

2.5.4.15 DDRSS_PHY_14 Register (Offset = 4038h) [reset = X]

DDRSS_PHY_14 is shown in Figure 8-852 and described in Table 8-1716.

Return to Summary Table.

Table 8-1715 DDRSS_PHY_14 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4038h
Figure 8-852 DDRSS_PHY_14 Register
3130292827262524
RESERVEDPHY_MEM_CLASS_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LPDDR_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GATE_SMPL1_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_GATE_SMPL1_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1716 DDRSS_PHY_14 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_MEM_CLASS_0R/W0h

Indicates the type of DRAM for slice 0.
0 for DDR3, 1 for DDR4, 2 for DDR5, 4 for LPDDR2, 5 for LPDDR3.
6 for LPDDR4

23-17RESERVEDR/WX
16PHY_LPDDR_0R/W0h

Adds a cycle of delay for the slice 0 to match the address slice.
Set to 1 to add a cycle

15-9RESERVEDR/WX
8-0PHY_GATE_SMPL1_SLAVE_DELAY_0R/W0h

Number of cycles to delay the read DQS gate signal to generate gate1 signal for on-the-fly read DQS training for slice 0.

2.5.4.16 DDRSS_PHY_15 Register (Offset = 403Ch) [reset = X]

DDRSS_PHY_15 is shown in Figure 8-853 and described in Table 8-1718.

Return to Summary Table.

Table 8-1717 DDRSS_PHY_15 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 403Ch
Figure 8-853 DDRSS_PHY_15 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDON_FLY_GATE_ADJUST_EN_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GATE_SMPL2_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_GATE_SMPL2_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1718 DDRSS_PHY_15 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16ON_FLY_GATE_ADJUST_EN_0R/W0h

Control the on-the-fly gate adjustment for slice 0.

15-9RESERVEDR/WX
8-0PHY_GATE_SMPL2_SLAVE_DELAY_0R/W0h

Number of cycles to delay the read DQS gate signal to generate gate2 signal for on-the-fly read DQS training for slice 0.

2.5.4.17 DDRSS_PHY_16 Register (Offset = 4040h) [reset = 0h]

DDRSS_PHY_16 is shown in Figure 8-854 and described in Table 8-1720.

Return to Summary Table.

Table 8-1719 DDRSS_PHY_16 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4040h
Figure 8-854 DDRSS_PHY_16 Register
313029282726252423222120191817161514131211109876543210
PHY_GATE_TRACKING_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1720 DDRSS_PHY_16 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_GATE_TRACKING_OBS_0R0h

Report the on-the-fly gate measurement result for slice 0.
READ-ONLY

2.5.4.18 DDRSS_PHY_17 Register (Offset = 4044h) [reset = X]

DDRSS_PHY_17 is shown in Figure 8-855 and described in Table 8-1722.

Return to Summary Table.

Table 8-1721 DDRSS_PHY_17 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4044h
Figure 8-855 DDRSS_PHY_17 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVEDPHY_LP4_PST_AMBLE_0
R/W-XR/W-0h
76543210
RESERVEDPHY_DFI40_POLARITY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1722 DDRSS_PHY_17 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-8PHY_LP4_PST_AMBLE_0R/W0h

Controls the read postamble extension for LPDDR4 for slice 0.

7-1RESERVEDR/WX
0PHY_DFI40_POLARITY_0R/W0h

Indicates the dfi_wrdata_cs_n and dfi_rddata_cs_n is low active or high active for slice 0.

2.5.4.19 DDRSS_PHY_18 Register (Offset = 4048h) [reset = 0h]

DDRSS_PHY_18 is shown in Figure 8-856 and described in Table 8-1724.

Return to Summary Table.

Table 8-1723 DDRSS_PHY_18 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4048h
Figure 8-856 DDRSS_PHY_18 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT8_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1724 DDRSS_PHY_18 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT8_0R/W0h

Read leveling pattern 8 data for slice 0.

2.5.4.20 DDRSS_PHY_19 Register (Offset = 404Ch) [reset = 0h]

DDRSS_PHY_19 is shown in Figure 8-857 and described in Table 8-1726.

Return to Summary Table.

Table 8-1725 DDRSS_PHY_19 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 404Ch
Figure 8-857 DDRSS_PHY_19 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT9_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1726 DDRSS_PHY_19 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT9_0R/W0h

Read leveling pattern 9 data for slice 0.

2.5.4.21 DDRSS_PHY_20 Register (Offset = 4050h) [reset = 0h]

DDRSS_PHY_20 is shown in Figure 8-858 and described in Table 8-1728.

Return to Summary Table.

Table 8-1727 DDRSS_PHY_20 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4050h
Figure 8-858 DDRSS_PHY_20 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT10_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1728 DDRSS_PHY_20 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT10_0R/W0h

Read leveling pattern 10 data for slice 0.

2.5.4.22 DDRSS_PHY_21 Register (Offset = 4054h) [reset = 0h]

DDRSS_PHY_21 is shown in Figure 8-859 and described in Table 8-1730.

Return to Summary Table.

Table 8-1729 DDRSS_PHY_21 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4054h
Figure 8-859 DDRSS_PHY_21 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT11_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1730 DDRSS_PHY_21 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT11_0R/W0h

Read leveling pattern 11 data for slice 0.

2.5.4.23 DDRSS_PHY_22 Register (Offset = 4058h) [reset = 0h]

DDRSS_PHY_22 is shown in Figure 8-860 and described in Table 8-1732.

Return to Summary Table.

Table 8-1731 DDRSS_PHY_22 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4058h
Figure 8-860 DDRSS_PHY_22 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT12_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1732 DDRSS_PHY_22 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT12_0R/W0h

Read leveling pattern 12 data for slice 0.

2.5.4.24 DDRSS_PHY_23 Register (Offset = 405Ch) [reset = 0h]

DDRSS_PHY_23 is shown in Figure 8-861 and described in Table 8-1734.

Return to Summary Table.

Table 8-1733 DDRSS_PHY_23 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 405Ch
Figure 8-861 DDRSS_PHY_23 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT13_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1734 DDRSS_PHY_23 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT13_0R/W0h

Read leveling pattern 13 data for slice 0.

2.5.4.25 DDRSS_PHY_24 Register (Offset = 4060h) [reset = 0h]

DDRSS_PHY_24 is shown in Figure 8-862 and described in Table 8-1736.

Return to Summary Table.

Table 8-1735 DDRSS_PHY_24 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4060h
Figure 8-862 DDRSS_PHY_24 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT14_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1736 DDRSS_PHY_24 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT14_0R/W0h

Read leveling pattern 14 data for slice 0.

2.5.4.26 DDRSS_PHY_25 Register (Offset = 4064h) [reset = 0h]

DDRSS_PHY_25 is shown in Figure 8-863 and described in Table 8-1738.

Return to Summary Table.

Table 8-1737 DDRSS_PHY_25 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4064h
Figure 8-863 DDRSS_PHY_25 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT15_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1738 DDRSS_PHY_25 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT15_0R/W0h

Read leveling pattern 15 data for slice 0.

2.5.4.27 DDRSS_PHY_26 Register (Offset = 4068h) [reset = X]

DDRSS_PHY_26 is shown in Figure 8-864 and described in Table 8-1740.

Return to Summary Table.

Table 8-1739 DDRSS_PHY_26 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4068h
Figure 8-864 DDRSS_PHY_26 Register
3130292827262524
RESERVEDPHY_RDDQ_ENC_OBS_SELECT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_MASTER_DLY_LOCK_OBS_SELECT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_FIFO_PTR_RST_DISABLE_0
R/W-XR/W-0h
76543210
RESERVEDPHY_SLAVE_LOOP_CNT_UPDATE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1740 DDRSS_PHY_26 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_RDDQ_ENC_OBS_SELECT_0R/W0h

Select value to map the internal read DQ slave delay encoded settings to the accessible read DQ encoded slave delay observation register for slice 0.

23-20RESERVEDR/WX
19-16PHY_MASTER_DLY_LOCK_OBS_SELECT_0R/W0h

Select value to map the internal master delay observation registers to the accessible master delay observation register for slice 0.

15-9RESERVEDR/WX
8PHY_SW_FIFO_PTR_RST_DISABLE_0R/W0h

Disables automatic reset of the read entry FIFO pointers for slice 0.
Set to 1 to disable automatic resets.

7-3RESERVEDR/WX
2-0PHY_SLAVE_LOOP_CNT_UPDATE_0R/W0h

Reserved for future use for slice 0.

2.5.4.28 DDRSS_PHY_27 Register (Offset = 406Ch) [reset = X]

DDRSS_PHY_27 is shown in Figure 8-865 and described in Table 8-1742.

Return to Summary Table.

Table 8-1741 DDRSS_PHY_27 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 406Ch
Figure 8-865 DDRSS_PHY_27 Register
3130292827262524
RESERVEDPHY_FIFO_PTR_OBS_SELECT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WR_SHIFT_OBS_SELECT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WR_ENC_OBS_SELECT_0
R/W-XR/W-0h
76543210
RESERVEDPHY_RDDQS_DQ_ENC_OBS_SELECT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1742 DDRSS_PHY_27 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_FIFO_PTR_OBS_SELECT_0R/W0h

Select value to map the internal read entry FIFO read/write pointers to the accessible read entry FIFO pointer observation register for slice 0.

23-20RESERVEDR/WX
19-16PHY_WR_SHIFT_OBS_SELECT_0R/W0h

Select value to map the internal write DQ/DQS automatic cycle/half_cycle shift settings to the accessible write DQ/DQS shift observation register for slice 0.

15-12RESERVEDR/WX
11-8PHY_WR_ENC_OBS_SELECT_0R/W0h

Select value to map the internal write DQ slave delay encoded settings to the accessible write DQ encoded slave delay observation register for slice 0.

7-4RESERVEDR/WX
3-0PHY_RDDQS_DQ_ENC_OBS_SELECT_0R/W0h

Select value to map the internal read DQS DQ rise/fall slave delay encoded settings to the accessible read DQS DQ rise/fall encoded slave delay observation registers for slice 0.

2.5.4.29 DDRSS_PHY_28 Register (Offset = 4070h) [reset = X]

DDRSS_PHY_28 is shown in Figure 8-866 and described in Table 8-1744.

Return to Summary Table.

Table 8-1743 DDRSS_PHY_28 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4070h
Figure 8-866 DDRSS_PHY_28 Register
3130292827262524
PHY_WRLVL_PER_START_0
R/W-0h
2322212019181716
RESERVEDPHY_WRLVL_ALGO_0
R/W-XR/W-0h
15141312111098
RESERVEDSC_PHY_LVL_DEBUG_CONT_0
R/W-XW-0h
76543210
RESERVEDPHY_LVL_DEBUG_MODE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-1744 DDRSS_PHY_28 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_WRLVL_PER_START_0R/W0h

Observation register for write leveling status for slice 0.
READ-ONLY

23-18RESERVEDR/WX
17-16PHY_WRLVL_ALGO_0R/W0h

Write leveling algorithm selection for slice 0.

15-9RESERVEDR/WX
8SC_PHY_LVL_DEBUG_CONT_0W0h

Allows the leveling state machine to advance (when in debug mode) for slice 0.
Set to 1 to trigger.
WRITE-ONLY

7-1RESERVEDR/WX
0PHY_LVL_DEBUG_MODE_0R/W0h

Enables leveling debug mode for slice 0.
Set to 1 to enable.

2.5.4.30 DDRSS_PHY_29 Register (Offset = 4074h) [reset = X]

DDRSS_PHY_29 is shown in Figure 8-867 and described in Table 8-1746.

Return to Summary Table.

Table 8-1745 DDRSS_PHY_29 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4074h
Figure 8-867 DDRSS_PHY_29 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
PHY_DQ_MASK_0
R/W-0h
15141312111098
RESERVEDPHY_WRLVL_UPDT_WAIT_CNT_0
R/W-XR/W-0h
76543210
RESERVEDPHY_WRLVL_CAPTURE_CNT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1746 DDRSS_PHY_29 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR/WX
23-16PHY_DQ_MASK_0R/W0h

For ECC slice, should set this register to do DQ bit mask for slice 0.

15-12RESERVEDR/WX
11-8PHY_WRLVL_UPDT_WAIT_CNT_0R/W0h

Number of cycles to wait after changing DQS slave delay setting during write leveling for slice 0.

7-6RESERVEDR/WX
5-0PHY_WRLVL_CAPTURE_CNT_0R/W0h

Number of samples to take at each DQS slave delay setting during write leveling for slice 0.

2.5.4.31 DDRSS_PHY_30 Register (Offset = 4078h) [reset = X]

DDRSS_PHY_30 is shown in Figure 8-868 and described in Table 8-1748.

Return to Summary Table.

Table 8-1747 DDRSS_PHY_30 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4078h
Figure 8-868 DDRSS_PHY_30 Register
3130292827262524
RESERVEDPHY_GTLVL_UPDT_WAIT_CNT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_GTLVL_CAPTURE_CNT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GTLVL_PER_START_0
R/W-XR/W-0h
76543210
PHY_GTLVL_PER_START_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1748 DDRSS_PHY_30 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_GTLVL_UPDT_WAIT_CNT_0R/W0h

Number of cycles + 4 to wait after changing DQS slave delay setting during gate training for slice 0.
The valid range is 0x0 to 0xB.

23-22RESERVEDR/WX
21-16PHY_GTLVL_CAPTURE_CNT_0R/W0h

Number of samples to take at each DQS slave delay setting during gate training for slice 0.

15-10RESERVEDR/WX
9-0PHY_GTLVL_PER_START_0R/W0h

Value to be added to the current gate delay position as the staring point for periodic gate training for slice 0.

2.5.4.32 DDRSS_PHY_31 Register (Offset = 407Ch) [reset = X]

DDRSS_PHY_31 is shown in Figure 8-869 and described in Table 8-1750.

Return to Summary Table.

Table 8-1749 DDRSS_PHY_31 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 407Ch
Figure 8-869 DDRSS_PHY_31 Register
3130292827262524
RESERVEDPHY_RDLVL_RDDQS_DQ_OBS_SELECT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RDLVL_OP_MODE_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDLVL_UPDT_WAIT_CNT_0
R/W-XR/W-0h
76543210
RESERVEDPHY_RDLVL_CAPTURE_CNT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1750 DDRSS_PHY_31 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_RDLVL_RDDQS_DQ_OBS_SELECT_0R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during read leveling for slice 0.

23-18RESERVEDR/WX
17-16PHY_RDLVL_OP_MODE_0R/W0h

Read leveling algorithm select for slice 0.
Clear to 0 to move linearly from left to right.
Set to 1 to start inside the window, move left and then move right.

15-12RESERVEDR/WX
11-8PHY_RDLVL_UPDT_WAIT_CNT_0R/W0h

Number of cycles to wait after changing DQS slave delay setting during read leveling for slice 0.

7-6RESERVEDR/WX
5-0PHY_RDLVL_CAPTURE_CNT_0R/W0h

Number of samples to take at each DQS slave delay setting during read leveling for slice 0.

2.5.4.33 DDRSS_PHY_32 Register (Offset = 4080h) [reset = X]

DDRSS_PHY_32 is shown in Figure 8-870 and described in Table 8-1752.

Return to Summary Table.

Table 8-1751 DDRSS_PHY_32 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4080h
Figure 8-870 DDRSS_PHY_32 Register
3130292827262524
RESERVEDPHY_WDQLVL_BURST_CNT_0
R/W-XR/W-0h
2322212019181716
PHY_WDQLVL_CLK_JITTER_TOLERANCE_0
R/W-0h
15141312111098
PHY_RDLVL_DATA_MASK_0
R/W-0h
76543210
PHY_RDLVL_PERIODIC_OBS_SELECT_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1752 DDRSS_PHY_32 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_WDQLVL_BURST_CNT_0R/W0h

Defines the write/read burst length in bytes during the write data leveling sequence for slice 0.

23-16PHY_WDQLVL_CLK_JITTER_TOLERANCE_0R/W0h

Defines the minimum gap requirment for the LE and TE window for slice 0.

15-8PHY_RDLVL_DATA_MASK_0R/W0h

Per-bit mask for read leveling for slice 0.
If all bits are not used, only 1 bit should be cleared to 0.

7-0PHY_RDLVL_PERIODIC_OBS_SELECT_0R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during periodic read leveling for slice 0.

2.5.4.34 DDRSS_PHY_33 Register (Offset = 4084h) [reset = X]

DDRSS_PHY_33 is shown in Figure 8-871 and described in Table 8-1754.

Return to Summary Table.

Table 8-1753 DDRSS_PHY_33 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4084h
Figure 8-871 DDRSS_PHY_33 Register
3130292827262524
RESERVEDPHY_WDQLVL_UPDT_WAIT_CNT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_0
R/W-XR/W-0h
15141312111098
PHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_0
R/W-0h
76543210
RESERVEDPHY_WDQLVL_PATT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1754 DDRSS_PHY_33 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_WDQLVL_UPDT_WAIT_CNT_0R/W0h

Number of cycles to wait after changing the DQ slave delay setting during write data leveling for slice 0.

23-19RESERVEDR/WX
18-8PHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_0R/W0h

Defines the write/read burst length in bytes during the write data leveling sequence for slice 0.

7-3RESERVEDR/WX
2-0PHY_WDQLVL_PATT_0R/W0h

Defines the training patterns to be used during the write data leveling sequence for slice 0.
Bit (0) corresponds to the LFSR data training pattern.
Bit (1) corresponds to the CLK data training pattern.
Bit (2) corresponds to user-defined data pattern training.
If multiple bits are set, the training for each of the chosen patterns will be executed and the settings that give the smallest data valid window eye will be chosen.

2.5.4.35 DDRSS_PHY_34 Register (Offset = 4088h) [reset = X]

DDRSS_PHY_34 is shown in Figure 8-872 and described in Table 8-1756.

Return to Summary Table.

Table 8-1755 DDRSS_PHY_34 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4088h
Figure 8-872 DDRSS_PHY_34 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDSC_PHY_WDQLVL_CLR_PREV_RESULTS_0
R/W-XW-0h
15141312111098
PHY_WDQLVL_PERIODIC_OBS_SELECT_0
R/W-0h
76543210
RESERVEDPHY_WDQLVL_DQDM_OBS_SELECT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-1756 DDRSS_PHY_34 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16SC_PHY_WDQLVL_CLR_PREV_RESULTS_0W0h

Clears the previous result value to allow a clean slate comparison for future write DQ leveling results for slice 0.
Set to 1 to trigger.
WRITE-ONLY

15-8PHY_WDQLVL_PERIODIC_OBS_SELECT_0R/W0h

Select value to map specific information during or post periodic write data leveling for slice 0.

7-4RESERVEDR/WX
3-0PHY_WDQLVL_DQDM_OBS_SELECT_0R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during write data leveling for slice 0.

2.5.4.36 DDRSS_PHY_35 Register (Offset = 408Ch) [reset = X]

DDRSS_PHY_35 is shown in Figure 8-873 and described in Table 8-1758.

Return to Summary Table.

Table 8-1757 DDRSS_PHY_35 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 408Ch
Figure 8-873 DDRSS_PHY_35 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_WDQLVL_DATADM_MASK_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1758 DDRSS_PHY_35 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR/WX
8-0PHY_WDQLVL_DATADM_MASK_0R/W0h

Per-bit mask for write data leveling for slice 0.
Set to 1 to mask any bit from the leveling process.

2.5.4.37 DDRSS_PHY_36 Register (Offset = 4090h) [reset = 0h]

DDRSS_PHY_36 is shown in Figure 8-874 and described in Table 8-1760.

Return to Summary Table.

Table 8-1759 DDRSS_PHY_36 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4090h
Figure 8-874 DDRSS_PHY_36 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT0_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1760 DDRSS_PHY_36 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT0_0R/W0h

User-defined pattern to be used during write data leveling for slice 0.
This register holds the bytes 3 to 0 written/read from device.

2.5.4.38 DDRSS_PHY_37 Register (Offset = 4094h) [reset = 0h]

DDRSS_PHY_37 is shown in Figure 8-875 and described in Table 8-1762.

Return to Summary Table.

Table 8-1761 DDRSS_PHY_37 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4094h
Figure 8-875 DDRSS_PHY_37 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT1_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1762 DDRSS_PHY_37 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT1_0R/W0h

User-defined pattern to be used during write data leveling for slice 0.
This register holds the bytes 7 to 4 written/read from device.

2.5.4.39 DDRSS_PHY_38 Register (Offset = 4098h) [reset = 0h]

DDRSS_PHY_38 is shown in Figure 8-876 and described in Table 8-1764.

Return to Summary Table.

Table 8-1763 DDRSS_PHY_38 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4098h
Figure 8-876 DDRSS_PHY_38 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT2_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1764 DDRSS_PHY_38 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT2_0R/W0h

User-defined pattern to be used during write data leveling for slice 0.
This register holds the bytes 11 to 8 written/read from device.

2.5.4.40 DDRSS_PHY_39 Register (Offset = 409Ch) [reset = 0h]

DDRSS_PHY_39 is shown in Figure 8-877 and described in Table 8-1766.

Return to Summary Table.

Table 8-1765 DDRSS_PHY_39 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 409Ch
Figure 8-877 DDRSS_PHY_39 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT3_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1766 DDRSS_PHY_39 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT3_0R/W0h

User-defined pattern to be used during write data leveling for slice 0.
This register holds the bytes 15 to 12 written/read from device.

2.5.4.41 DDRSS_PHY_40 Register (Offset = 40A0h) [reset = X]

DDRSS_PHY_40 is shown in Figure 8-878 and described in Table 8-1768.

Return to Summary Table.

Table 8-1767 DDRSS_PHY_40 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40A0h
Figure 8-878 DDRSS_PHY_40 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_NTP_MULT_TRAIN_0
R/W-XR/W-0h
15141312111098
PHY_USER_PATT4_0
R/W-0h
76543210
PHY_USER_PATT4_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1768 DDRSS_PHY_40 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_NTP_MULT_TRAIN_0R/W0h

Control for single pass only No-Topology training for slice 0.

15-0PHY_USER_PATT4_0R/W0h

User-defined pattern to be used during write data leveling for slice 0.
This register holds the DM bit for the 15 to 0 DQ written/read from device.

2.5.4.42 DDRSS_PHY_41 Register (Offset = 40A4h) [reset = X]

DDRSS_PHY_41 is shown in Figure 8-879 and described in Table 8-1770.

Return to Summary Table.

Table 8-1769 DDRSS_PHY_41 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40A4h
Figure 8-879 DDRSS_PHY_41 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_PERIOD_THRESHOLD_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_EARLY_THRESHOLD_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1770 DDRSS_PHY_41 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_NTP_PERIOD_THRESHOLD_0R/W0h

Threshold Criteria of period threshold after No-Topology training is completed for slice 0.

15-10RESERVEDR/WX
9-0PHY_NTP_EARLY_THRESHOLD_0R/W0h

Threshold Criteria of early threshold after No-Topology training is completed for slice 0.

2.5.4.43 DDRSS_PHY_42 Register (Offset = 40A8h) [reset = X]

DDRSS_PHY_42 is shown in Figure 8-880 and described in Table 8-1772.

Return to Summary Table.

Table 8-1771 DDRSS_PHY_42 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40A8h
Figure 8-880 DDRSS_PHY_42 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_PERIOD_THRESHOLD_MAX_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_PERIOD_THRESHOLD_MIN_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1772 DDRSS_PHY_42 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_NTP_PERIOD_THRESHOLD_MAX_0R/W0h

Maximum Threshold that phy_clk_wrdqs_slave_delay could cross boundary, to set period threshold/early threshold after No-Topology training is completed for slice 0.

15-10RESERVEDR/WX
9-0PHY_NTP_PERIOD_THRESHOLD_MIN_0R/W0h

Minimum Threshold that phy_clk_wrdqs_slave_delay could cross boundary, to set period threshold/early threshold after No-Topology training is completed for slice 0.

2.5.4.44 DDRSS_PHY_43 Register (Offset = 40ACh) [reset = X]

DDRSS_PHY_43 is shown in Figure 8-881 and described in Table 8-1774.

Return to Summary Table.

Table 8-1773 DDRSS_PHY_43 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40ACh
Figure 8-881 DDRSS_PHY_43 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
PHY_FIFO_PTR_OBS_0
R-0h
15141312111098
RESERVEDSC_PHY_MANUAL_CLEAR_0
R/W-XW-0h
76543210
RESERVEDPHY_CALVL_VREF_DRIVING_SLICE_0
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-1774 DDRSS_PHY_43 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR/WX
23-16PHY_FIFO_PTR_OBS_0R0h

Observation register containing read entry FIFO pointers for slice 0.
READ-ONLY

15-14RESERVEDR/WX
13-8SC_PHY_MANUAL_CLEAR_0W0h

Manual reset/clear of internal logic for slice 0.
Bit (0) initiates manual setup of the read DQS gate.
Bit (1) is reset of read entry FIFO pointers.
Bit (2) is reset of master delay min/max lock values.
Bit (3) is manual reset of master delay unlock counter.
Bit (4) is reset of leveling error bit in the leveling status registers.
Bit (5) is clearing of the gate tracking observation register.
Set each bit to 1 to initiate/reset.
WRITE-ONLY

7-1RESERVEDR/WX
0PHY_CALVL_VREF_DRIVING_SLICE_0R/W0h

Indicates if slice 0 is used to drive the VREF value to the device during CA training.

2.5.4.45 DDRSS_PHY_44 Register (Offset = 40B0h) [reset = 00100000h]

DDRSS_PHY_44 is shown in Figure 8-882 and described in Table 8-1776.

Return to Summary Table.

Table 8-1775 DDRSS_PHY_44 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40B0h
Figure 8-882 DDRSS_PHY_44 Register
313029282726252423222120191817161514131211109876543210
PHY_LPBK_RESULT_OBS_0
R-00100000h
LEGEND: R = Read Only; -n = value after reset
Table 8-1776 DDRSS_PHY_44 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_LPBK_RESULT_OBS_0R00100000h

Observation register containing loopback status/results for slice 0.
READ-ONLY

2.5.4.46 DDRSS_PHY_45 Register (Offset = 40B4h) [reset = X]

DDRSS_PHY_45 is shown in Figure 8-883 and described in Table 8-1778.

Return to Summary Table.

Table 8-1777 DDRSS_PHY_45 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40B4h
Figure 8-883 DDRSS_PHY_45 Register
31302928272625242322212019181716
RESERVEDPHY_MASTER_DLY_LOCK_OBS_0
R-XR-0h
1514131211109876543210
PHY_LPBK_ERROR_COUNT_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1778 DDRSS_PHY_45 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDRX
26-16PHY_MASTER_DLY_LOCK_OBS_0R0h

Observation register containing master delay results for slice 0.
READ-ONLY

15-0PHY_LPBK_ERROR_COUNT_OBS_0R0h

Observation register containing total number of loopback error data for slice 0.
READ-ONLY

2.5.4.47 DDRSS_PHY_46 Register (Offset = 40B8h) [reset = X]

DDRSS_PHY_46 is shown in Figure 8-884 and described in Table 8-1780.

Return to Summary Table.

Table 8-1779 DDRSS_PHY_46 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40B8h
Figure 8-884 DDRSS_PHY_46 Register
3130292827262524
PHY_RDDQS_DQ_RISE_ADDER_SLV_DLY_ENC_OBS_0
R-0h
2322212019181716
PHY_MEAS_DLY_STEP_VALUE_0
R-0h
15141312111098
RESERVEDPHY_RDDQS_BASE_SLV_DLY_ENC_OBS_0
R-XR-0h
76543210
RESERVEDPHY_RDDQ_SLV_DLY_ENC_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1780 DDRSS_PHY_46 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_RDDQS_DQ_RISE_ADDER_SLV_DLY_ENC_OBS_0R0h

Observation register containing read DQS DQ rising edge adder slave delay encoded value for slice 0.
READ-ONLY

23-16PHY_MEAS_DLY_STEP_VALUE_0R0h

Observation register containing fraction of the cycle in 1 delay element, numerator with demominator of 512, for slice 0.
READ-ONLY

15RESERVEDRX
14-8PHY_RDDQS_BASE_SLV_DLY_ENC_OBS_0R0h

Observation register containing read DQS base slave delay encoded value for slice 0.
READ-ONLY

7RESERVEDRX
6-0PHY_RDDQ_SLV_DLY_ENC_OBS_0R0h

Observation register containing read DQ slave delay encoded values for slice 0.
READ-ONLY

2.5.4.48 DDRSS_PHY_47 Register (Offset = 40BCh) [reset = X]

DDRSS_PHY_47 is shown in Figure 8-885 and described in Table 8-1782.

Return to Summary Table.

Table 8-1781 DDRSS_PHY_47 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40BCh
Figure 8-885 DDRSS_PHY_47 Register
3130292827262524
RESERVEDPHY_WRDQS_BASE_SLV_DLY_ENC_OBS_0
R-XR-0h
2322212019181716
RESERVEDPHY_RDDQS_GATE_SLV_DLY_ENC_OBS_0
R-XR-0h
15141312111098
PHY_RDDQS_GATE_SLV_DLY_ENC_OBS_0
R-0h
76543210
PHY_RDDQS_DQ_FALL_ADDER_SLV_DLY_ENC_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1782 DDRSS_PHY_47 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDRX
30-24PHY_WRDQS_BASE_SLV_DLY_ENC_OBS_0R0h

Observation register containing write DQS base slave delay encoded value for slice 0.
READ-ONLY

23-19RESERVEDRX
18-8PHY_RDDQS_GATE_SLV_DLY_ENC_OBS_0R0h

Observation register containing read DQS gate slave delay encoded value for slice 0.
READ-ONLY

7-0PHY_RDDQS_DQ_FALL_ADDER_SLV_DLY_ENC_OBS_0R0h

Observation register containing read DQS DQ falling edge adder slave delay encoded value for slice 0.
READ-ONLY

2.5.4.49 DDRSS_PHY_48 Register (Offset = 40C0h) [reset = X]

DDRSS_PHY_48 is shown in Figure 8-886 and described in Table 8-1784.

Return to Summary Table.

Table 8-1783 DDRSS_PHY_48 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40C0h
Figure 8-886 DDRSS_PHY_48 Register
3130292827262524
RESERVED
R-X
2322212019181716
RESERVEDPHY_WR_SHIFT_OBS_0
R-XR-0h
15141312111098
PHY_WR_ADDER_SLV_DLY_ENC_OBS_0
R-0h
76543210
PHY_WRDQ_BASE_SLV_DLY_ENC_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1784 DDRSS_PHY_48 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDRX
18-16PHY_WR_SHIFT_OBS_0R0h

Observation register containing automatic half cycle and cycle shift values for slice 0.
READ-ONLY

15-8PHY_WR_ADDER_SLV_DLY_ENC_OBS_0R0h

Observation register containing write adder slave delay encoded value for slice 0.
READ-ONLY

7-0PHY_WRDQ_BASE_SLV_DLY_ENC_OBS_0R0h

Observation register containing write DQ base slave delay encoded value for slice 0.
READ-ONLY

2.5.4.50 DDRSS_PHY_49 Register (Offset = 40C4h) [reset = X]

DDRSS_PHY_49 is shown in Figure 8-887 and described in Table 8-1786.

Return to Summary Table.

Table 8-1785 DDRSS_PHY_49 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40C4h
Figure 8-887 DDRSS_PHY_49 Register
31302928272625242322212019181716
RESERVEDPHY_WRLVL_HARD1_DELAY_OBS_0
R-XR-0h
1514131211109876543210
RESERVEDPHY_WRLVL_HARD0_DELAY_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1786 DDRSS_PHY_49 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_WRLVL_HARD1_DELAY_OBS_0R0h

Observation register containing write leveling first hard 1 DQS slave delay for slice 0.
READ-ONLY

15-10RESERVEDRX
9-0PHY_WRLVL_HARD0_DELAY_OBS_0R0h

Observation register containing write leveling last hard 0 DQS slave delay for slice 0.
READ-ONLY

2.5.4.51 DDRSS_PHY_50 Register (Offset = 40C8h) [reset = X]

DDRSS_PHY_50 is shown in Figure 8-888 and described in Table 8-1788.

Return to Summary Table.

Table 8-1787 DDRSS_PHY_50 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40C8h
Figure 8-888 DDRSS_PHY_50 Register
31302928272625242322212019181716
RESERVEDPHY_WRLVL_STATUS_OBS_0
R-XR-0h
1514131211109876543210
PHY_WRLVL_STATUS_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1788 DDRSS_PHY_50 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDRX
16-0PHY_WRLVL_STATUS_OBS_0R0h

Observation register containing write leveling status for slice 0.
READ-ONLY

2.5.4.52 DDRSS_PHY_51 Register (Offset = 40CCh) [reset = X]

DDRSS_PHY_51 is shown in Figure 8-889 and described in Table 8-1790.

Return to Summary Table.

Table 8-1789 DDRSS_PHY_51 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40CCh
Figure 8-889 DDRSS_PHY_51 Register
3130292827262524
RESERVEDPHY_GATE_SMPL2_SLV_DLY_ENC_OBS_0
R-XR-0h
2322212019181716
PHY_GATE_SMPL2_SLV_DLY_ENC_OBS_0
R-0h
15141312111098
RESERVEDPHY_GATE_SMPL1_SLV_DLY_ENC_OBS_0
R-XR-0h
76543210
PHY_GATE_SMPL1_SLV_DLY_ENC_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1790 DDRSS_PHY_51 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_GATE_SMPL2_SLV_DLY_ENC_OBS_0R0h

Observation register containing gate sample2 slave delay encoded values for slice 0.
READ-ONLY

15-10RESERVEDRX
9-0PHY_GATE_SMPL1_SLV_DLY_ENC_OBS_0R0h

Observation register containing gate sample1 slave delay encoded values for slice 0.
READ-ONLY

2.5.4.53 DDRSS_PHY_52 Register (Offset = 40D0h) [reset = X]

DDRSS_PHY_52 is shown in Figure 8-890 and described in Table 8-1792.

Return to Summary Table.

Table 8-1791 DDRSS_PHY_52 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40D0h
Figure 8-890 DDRSS_PHY_52 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_HARD0_DELAY_OBS_0
R-XR-0h
1514131211109876543210
PHY_WRLVL_ERROR_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1792 DDRSS_PHY_52 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDRX
29-16PHY_GTLVL_HARD0_DELAY_OBS_0R0h

Observation register containing gate training first hard 0 DQS slave delay for slice 0.
READ-ONLY

15-0PHY_WRLVL_ERROR_OBS_0R0h

Observation register containing write leveling error status for slice 0.
READ-ONLY

2.5.4.54 DDRSS_PHY_53 Register (Offset = 40D4h) [reset = X]

DDRSS_PHY_53 is shown in Figure 8-891 and described in Table 8-1794.

Return to Summary Table.

Table 8-1793 DDRSS_PHY_53 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40D4h
Figure 8-891 DDRSS_PHY_53 Register
31302928272625242322212019181716
RESERVED
R-X
1514131211109876543210
RESERVEDPHY_GTLVL_HARD1_DELAY_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1794 DDRSS_PHY_53 Register Field Descriptions
BitFieldTypeResetDescription
31-14RESERVEDRX
13-0PHY_GTLVL_HARD1_DELAY_OBS_0R0h

Observation register containing gate training last hard 1 DQS slave delay for slice 0.
READ-ONLY

2.5.4.55 DDRSS_PHY_54 Register (Offset = 40D8h) [reset = X]

DDRSS_PHY_54 is shown in Figure 8-892 and described in Table 8-1796.

Return to Summary Table.

Table 8-1795 DDRSS_PHY_54 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40D8h
Figure 8-892 DDRSS_PHY_54 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_STATUS_OBS_0
R-XR-0h
1514131211109876543210
PHY_GTLVL_STATUS_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1796 DDRSS_PHY_54 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDRX
17-0PHY_GTLVL_STATUS_OBS_0R0h

Observation register containing gate training status for slice 0.
READ-ONLY

2.5.4.56 DDRSS_PHY_55 Register (Offset = 40DCh) [reset = X]

DDRSS_PHY_55 is shown in Figure 8-893 and described in Table 8-1798.

Return to Summary Table.

Table 8-1797 DDRSS_PHY_55 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40DCh
Figure 8-893 DDRSS_PHY_55 Register
3130292827262524
RESERVEDPHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_0
R-XR-0h
2322212019181716
PHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_0
R-0h
15141312111098
RESERVEDPHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_0
R-XR-0h
76543210
PHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1798 DDRSS_PHY_55 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_0R0h

Observation register containing read leveling data window trailing edge slave delay setting for slice 0.
READ-ONLY

15-10RESERVEDRX
9-0PHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_0R0h

Observation register containing read leveling data window leading edge slave delay setting for slice 0.
READ-ONLY

2.5.4.57 DDRSS_PHY_56 Register (Offset = 40E0h) [reset = X]

DDRSS_PHY_56 is shown in Figure 8-894 and described in Table 8-1800.

Return to Summary Table.

Table 8-1799 DDRSS_PHY_56 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40E0h
Figure 8-894 DDRSS_PHY_56 Register
3130292827262524
RESERVED
R-X
2322212019181716
RESERVED
R-X
15141312111098
RESERVED
R-X
76543210
RESERVEDPHY_RDLVL_RDDQS_DQ_NUM_WINDOWS_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1800 DDRSS_PHY_56 Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDRX
1-0PHY_RDLVL_RDDQS_DQ_NUM_WINDOWS_OBS_0R0h

Observation register containing read leveling number of windows found for slice 0.
READ-ONLY

2.5.4.58 DDRSS_PHY_57 Register (Offset = 40E4h) [reset = 0h]

DDRSS_PHY_57 is shown in Figure 8-895 and described in Table 8-1802.

Return to Summary Table.

Table 8-1801 DDRSS_PHY_57 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40E4h
Figure 8-895 DDRSS_PHY_57 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_STATUS_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1802 DDRSS_PHY_57 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_STATUS_OBS_0R0h

Observation register containing read leveling status for slice 0.
READ-ONLY

2.5.4.59 DDRSS_PHY_58 Register (Offset = 40E8h) [reset = 0h]

DDRSS_PHY_58 is shown in Figure 8-896 and described in Table 8-1804.

Return to Summary Table.

Table 8-1803 DDRSS_PHY_58 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40E8h
Figure 8-896 DDRSS_PHY_58 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PERIODIC_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1804 DDRSS_PHY_58 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PERIODIC_OBS_0R0h

Observation register containing periodic read leveling status for slice 0.
READ-ONLY

2.5.4.60 DDRSS_PHY_59 Register (Offset = 40ECh) [reset = X]

DDRSS_PHY_59 is shown in Figure 8-897 and described in Table 8-1806.

Return to Summary Table.

Table 8-1805 DDRSS_PHY_59 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40ECh
Figure 8-897 DDRSS_PHY_59 Register
31302928272625242322212019181716
RESERVEDPHY_WDQLVL_DQDM_TE_DLY_OBS_0
R-XR-7FFh
1514131211109876543210
RESERVEDPHY_WDQLVL_DQDM_LE_DLY_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1806 DDRSS_PHY_59 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDRX
26-16PHY_WDQLVL_DQDM_TE_DLY_OBS_0R7FFh

Observation register containing write data leveling data window trailing edge slave delay setting for slice 0.
READ-ONLY

15-11RESERVEDRX
10-0PHY_WDQLVL_DQDM_LE_DLY_OBS_0R0h

Observation register containing write data leveling data window leading edge slave delay setting for slice 0.
READ-ONLY

2.5.4.61 DDRSS_PHY_60 Register (Offset = 40F0h) [reset = 0h]

DDRSS_PHY_60 is shown in Figure 8-898 and described in Table 8-1808.

Return to Summary Table.

Table 8-1807 DDRSS_PHY_60 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40F0h
Figure 8-898 DDRSS_PHY_60 Register
313029282726252423222120191817161514131211109876543210
PHY_WDQLVL_STATUS_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1808 DDRSS_PHY_60 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_WDQLVL_STATUS_OBS_0R0h

Observation register containing write data leveling status for slice 0.
READ-ONLY

2.5.4.62 DDRSS_PHY_61 Register (Offset = 40F4h) [reset = 0h]

DDRSS_PHY_61 is shown in Figure 8-899 and described in Table 8-1810.

Return to Summary Table.

Table 8-1809 DDRSS_PHY_61 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40F4h
Figure 8-899 DDRSS_PHY_61 Register
313029282726252423222120191817161514131211109876543210
PHY_WDQLVL_PERIODIC_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1810 DDRSS_PHY_61 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_WDQLVL_PERIODIC_OBS_0R0h

Observation register containing periodic write data leveling status for slice 0.
READ-ONLY

2.5.4.63 DDRSS_PHY_62 Register (Offset = 40F8h) [reset = X]

DDRSS_PHY_62 is shown in Figure 8-900 and described in Table 8-1812.

Return to Summary Table.

Table 8-1811 DDRSS_PHY_62 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40F8h
Figure 8-900 DDRSS_PHY_62 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_DDL_MODE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1812 DDRSS_PHY_62 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-0PHY_DDL_MODE_0R/W0h

DDL mode for slice 0.

2.5.4.64 DDRSS_PHY_63 Register (Offset = 40FCh) [reset = X]

DDRSS_PHY_63 is shown in Figure 8-901 and described in Table 8-1814.

Return to Summary Table.

Table 8-1813 DDRSS_PHY_63 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 40FCh
Figure 8-901 DDRSS_PHY_63 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_DDL_MASK_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1814 DDRSS_PHY_63 Register Field Descriptions
BitFieldTypeResetDescription
31-6RESERVEDR/WX
5-0PHY_DDL_MASK_0R/W0h

DDL mask for slice 0.

2.5.4.65 DDRSS_PHY_64 Register (Offset = 4100h) [reset = 0h]

DDRSS_PHY_64 is shown in Figure 8-902 and described in Table 8-1816.

Return to Summary Table.

Table 8-1815 DDRSS_PHY_64 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4100h
Figure 8-902 DDRSS_PHY_64 Register
313029282726252423222120191817161514131211109876543210
PHY_DDL_TEST_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1816 DDRSS_PHY_64 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DDL_TEST_OBS_0R0h

DDL test observation for slice 0.
READ-ONLY

2.5.4.66 DDRSS_PHY_65 Register (Offset = 4104h) [reset = 0h]

DDRSS_PHY_65 is shown in Figure 8-903 and described in Table 8-1818.

Return to Summary Table.

Table 8-1817 DDRSS_PHY_65 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4104h
Figure 8-903 DDRSS_PHY_65 Register
313029282726252423222120191817161514131211109876543210
PHY_DDL_TEST_MSTR_DLY_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1818 DDRSS_PHY_65 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DDL_TEST_MSTR_DLY_OBS_0R0h

DDL test observation delays for slice 0 master DDL.
READ-ONLY

2.5.4.67 DDRSS_PHY_66 Register (Offset = 4108h) [reset = X]

DDRSS_PHY_66 is shown in Figure 8-904 and described in Table 8-1820.

Return to Summary Table.

Table 8-1819 DDRSS_PHY_66 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4108h
Figure 8-904 DDRSS_PHY_66 Register
3130292827262524
RESERVEDPHY_RX_CAL_OVERRIDE_0
R/W-XR/W-0h
2322212019181716
RESERVEDSC_PHY_RX_CAL_START_0
R/W-XW-0h
15141312111098
RESERVEDPHY_LP4_WDQS_OE_EXTEND_0
R/W-XR/W-0h
76543210
PHY_DDL_TRACK_UPD_THRESHOLD_0
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-1820 DDRSS_PHY_66 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RX_CAL_OVERRIDE_0R/W0h

Manual setting of RX Calibration enable for slice 0.

23-17RESERVEDR/WX
16SC_PHY_RX_CAL_START_0W0h

Manual RX Calibration start for slice 0.
WRITE-ONLY

15-9RESERVEDR/WX
8PHY_LP4_WDQS_OE_EXTEND_0R/W0h

LPDDR4 write preamble extension enable for slice 0.

7-0PHY_DDL_TRACK_UPD_THRESHOLD_0R/W0h

Specify threshold value for PHY init update tracking for slice 0.

2.5.4.68 DDRSS_PHY_67 Register (Offset = 410Ch) [reset = X]

DDRSS_PHY_67 is shown in Figure 8-905 and described in Table 8-1822.

Return to Summary Table.

Table 8-1821 DDRSS_PHY_67 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 410Ch
Figure 8-905 DDRSS_PHY_67 Register
3130292827262524
RESERVEDPHY_RX_CAL_DQ0_0
R/W-XR/W-0h
2322212019181716
PHY_RX_CAL_DQ0_0
R/W-0h
15141312111098
RESERVEDPHY_SLICE_RXCAL_SHUTOFF_FDBK_OE_0
R/W-XR/W-0h
76543210
PHY_RX_CAL_SAMPLE_WAIT_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1822 DDRSS_PHY_67 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ0_0R/W0h

RX Calibration codes for DQ0 for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8PHY_SLICE_RXCAL_SHUTOFF_FDBK_OE_0R/W0h

Data slice power reduction disable for slice 0.

7-0PHY_RX_CAL_SAMPLE_WAIT_0R/W0h

RX Calibration state machine wait count for slice 0.

2.5.4.69 DDRSS_PHY_68 Register (Offset = 4110h) [reset = X]

DDRSS_PHY_68 is shown in Figure 8-906 and described in Table 8-1824.

Return to Summary Table.

Table 8-1823 DDRSS_PHY_68 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4110h
Figure 8-906 DDRSS_PHY_68 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ2_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ1_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1824 DDRSS_PHY_68 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ2_0R/W0h

RX Calibration codes for DQ2 for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ1_0R/W0h

RX Calibration codes for DQ1 for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.70 DDRSS_PHY_69 Register (Offset = 4114h) [reset = X]

DDRSS_PHY_69 is shown in Figure 8-907 and described in Table 8-1826.

Return to Summary Table.

Table 8-1825 DDRSS_PHY_69 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4114h
Figure 8-907 DDRSS_PHY_69 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ4_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ3_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1826 DDRSS_PHY_69 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ4_0R/W0h

RX Calibration codes for DQ4 for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ3_0R/W0h

RX Calibration codes for DQ3 for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.71 DDRSS_PHY_70 Register (Offset = 4118h) [reset = X]

DDRSS_PHY_70 is shown in Figure 8-908 and described in Table 8-1828.

Return to Summary Table.

Table 8-1827 DDRSS_PHY_70 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4118h
Figure 8-908 DDRSS_PHY_70 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ6_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ5_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1828 DDRSS_PHY_70 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ6_0R/W0h

RX Calibration codes for DQ6 for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ5_0R/W0h

RX Calibration codes for DQ5 for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.72 DDRSS_PHY_71 Register (Offset = 411Ch) [reset = X]

DDRSS_PHY_71 is shown in Figure 8-909 and described in Table 8-1830.

Return to Summary Table.

Table 8-1829 DDRSS_PHY_71 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 411Ch
Figure 8-909 DDRSS_PHY_71 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ7_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1830 DDRSS_PHY_71 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ7_0R/W0h

RX Calibration codes for DQ7 for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.73 DDRSS_PHY_72 Register (Offset = 4120h) [reset = X]

DDRSS_PHY_72 is shown in Figure 8-910 and described in Table 8-1832.

Return to Summary Table.

Table 8-1831 DDRSS_PHY_72 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4120h
Figure 8-910 DDRSS_PHY_72 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_RX_CAL_DM_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1832 DDRSS_PHY_72 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_RX_CAL_DM_0R/W0h

RX Calibration codes for DM for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.74 DDRSS_PHY_73 Register (Offset = 4124h) [reset = X]

DDRSS_PHY_73 is shown in Figure 8-911 and described in Table 8-1834.

Return to Summary Table.

Table 8-1833 DDRSS_PHY_73 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4124h
Figure 8-911 DDRSS_PHY_73 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_FDBK_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQS_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1834 DDRSS_PHY_73 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_FDBK_0R/W0h

RX Calibration codes for FDBK for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQS_0R/W0h

RX Calibration codes for DQS for slice 0.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.75 DDRSS_PHY_74 Register (Offset = 4128h) [reset = X]

DDRSS_PHY_74 is shown in Figure 8-912 and described in Table 8-1836.

Return to Summary Table.

Table 8-1835 DDRSS_PHY_74 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4128h
Figure 8-912 DDRSS_PHY_74 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_LOCK_OBS_0
R-XR-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1836 DDRSS_PHY_74 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDRX
24-16PHY_RX_CAL_LOCK_OBS_0R0h

RX Calibration lock results for slice 0.
Bit (
3:0) is the state machine rx_cal_sm.
Bit (4) is the rx_cal_done signal.
READ-ONLY

15-11RESERVEDRX
10-0PHY_RX_CAL_OBS_0R0h

RX Calibration results for slice 0.
Bits (
7:0) contain calibration results from DQ
0-7.
Bit (8) contains calibration result from DM.
Bit (9) contains calibration result from DQS.
Bit (10) contains calibration result from FDBK.
READ-ONLY

2.5.4.76 DDRSS_PHY_75 Register (Offset = 412Ch) [reset = X]

DDRSS_PHY_75 is shown in Figure 8-913 and described in Table 8-1838.

Return to Summary Table.

Table 8-1837 DDRSS_PHY_75 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 412Ch
Figure 8-913 DDRSS_PHY_75 Register
3130292827262524
RESERVEDPHY_RX_CAL_COMP_VAL_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RX_CAL_DIFF_ADJUST_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RX_CAL_SE_ADJUST_0
R/W-XR/W-0h
76543210
RESERVEDPHY_RX_CAL_DISABLE_0
R/W-XR/W-1h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1838 DDRSS_PHY_75 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RX_CAL_COMP_VAL_0R/W0h

Expected C value from RX pad for slice 0.

23RESERVEDR/WX
22-16PHY_RX_CAL_DIFF_ADJUST_0R/W0h

Fine adjustment for Single-Ended RX pad of RX CAL V2 for slice 0.

15RESERVEDR/WX
14-8PHY_RX_CAL_SE_ADJUST_0R/W0h

Fine adjustment for Single-Ended RX pad of RX CAL V2 for slice 0.

7-1RESERVEDR/WX
0PHY_RX_CAL_DISABLE_0R/W1h

RX CAL disable signal for slice 0, set 1 to bypass the rx calibration

2.5.4.77 DDRSS_PHY_76 Register (Offset = 4130h) [reset = X]

DDRSS_PHY_76 is shown in Figure 8-914 and described in Table 8-1840.

Return to Summary Table.

Table 8-1839 DDRSS_PHY_76 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4130h
Figure 8-914 DDRSS_PHY_76 Register
31302928272625242322212019181716
RESERVEDPHY_PAD_RX_BIAS_EN_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_INDEX_MASK_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1840 DDRSS_PHY_76 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_PAD_RX_BIAS_EN_0R/W0h

Controls RX_BIAS_EN pin for each pad for slice 0.

15-12RESERVEDR/WX
11-0PHY_RX_CAL_INDEX_MASK_0R/W0h

RX offset calibration mask of all RX pad for slice 0.

2.5.4.78 DDRSS_PHY_77 Register (Offset = 4134h) [reset = X]

DDRSS_PHY_77 is shown in Figure 8-915 and described in Table 8-1842.

Return to Summary Table.

Table 8-1841 DDRSS_PHY_77 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4134h
Figure 8-915 DDRSS_PHY_77 Register
3130292827262524
RESERVEDPHY_DATA_DC_WEIGHT_0
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_CAL_TIMEOUT_0
R/W-0h
15141312111098
PHY_DATA_DC_CAL_SAMPLE_WAIT_0
R/W-0h
76543210
RESERVEDPHY_STATIC_TOG_DISABLE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1842 DDRSS_PHY_77 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_DATA_DC_WEIGHT_0R/W0h

Determines weight of average calculating for slice 0.

23-16PHY_DATA_DC_CAL_TIMEOUT_0R/W0h

Determines timeout number of iteration for slice 0.

15-8PHY_DATA_DC_CAL_SAMPLE_WAIT_0R/W0h

Determines number of cycles to wait for each sample for slice 0.

7-5RESERVEDR/WX
4-0PHY_STATIC_TOG_DISABLE_0R/W0h

Control to disable toggle during static activity for slice 0.
bit
0: Write path delay line disable
bit
1: Read path delay line disable
bit
2: Read data path disable
bit
3: clk_phy disable
bit
4: master delay line disable.

2.5.4.79 DDRSS_PHY_78 Register (Offset = 4138h) [reset = X]

DDRSS_PHY_78 is shown in Figure 8-916 and described in Table 8-1844.

Return to Summary Table.

Table 8-1843 DDRSS_PHY_78 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4138h
Figure 8-916 DDRSS_PHY_78 Register
3130292827262524
RESERVEDPHY_DATA_DC_ADJUST_DIRECT_0
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_ADJUST_THRSHLD_0
R/W-0h
15141312111098
PHY_DATA_DC_ADJUST_SAMPLE_CNT_0
R/W-0h
76543210
RESERVEDPHY_DATA_DC_ADJUST_START_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1844 DDRSS_PHY_78 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_DATA_DC_ADJUST_DIRECT_0R/W0h

Adjust direction for slice 0.

23-16PHY_DATA_DC_ADJUST_THRSHLD_0R/W0h

Duty cycle adjust threshold around the mid-point for slice 0.

15-8PHY_DATA_DC_ADJUST_SAMPLE_CNT_0R/W0h

Duty cycle adjust sample count for slice 0.

7-6RESERVEDR/WX
5-0PHY_DATA_DC_ADJUST_START_0R/W0h

Duty cycle adjust starting value for slice 0.

2.5.4.80 DDRSS_PHY_79 Register (Offset = 413Ch) [reset = X]

DDRSS_PHY_79 is shown in Figure 8-917 and described in Table 8-1846.

Return to Summary Table.

Table 8-1845 DDRSS_PHY_79 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 413Ch
Figure 8-917 DDRSS_PHY_79 Register
3130292827262524
RESERVEDPHY_FDBK_PWR_CTRL_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_DATA_DC_SW_RANK_0
R/W-XR/W-1h
15141312111098
RESERVEDPHY_DATA_DC_CAL_START_0
R/W-XR/W-0h
76543210
RESERVEDPHY_DATA_DC_CAL_POLARITY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1846 DDRSS_PHY_79 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_FDBK_PWR_CTRL_0R/W0h

Shutoff gate feedback IO to reduce power for slice 0.

23-18RESERVEDR/WX
17-16PHY_DATA_DC_SW_RANK_0R/W1h

Rank selection for software based duty cycle correction for slice 0.

15-9RESERVEDR/WX
8PHY_DATA_DC_CAL_START_0R/W0h

Manual trigger for DCC for slice 0.

7-1RESERVEDR/WX
0PHY_DATA_DC_CAL_POLARITY_0R/W0h

Calibration polarity for slice 0.

2.5.4.81 DDRSS_PHY_80 Register (Offset = 4140h) [reset = X]

DDRSS_PHY_80 is shown in Figure 8-918 and described in Table 8-1848.

Return to Summary Table.

Table 8-1847 DDRSS_PHY_80 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4140h
Figure 8-918 DDRSS_PHY_80 Register
3130292827262524
RESERVEDPHY_SLICE_PWR_RDC_DISABLE_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_DCC_RXCAL_CTRL_GATE_DISABLE_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDPATH_GATE_DISABLE_0
R/W-XR/W-0h
76543210
RESERVEDPHY_SLV_DLY_CTRL_GATE_DISABLE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1848 DDRSS_PHY_80 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_SLICE_PWR_RDC_DISABLE_0R/W0h

Data slice power reduction disable for slice 0.

23-17RESERVEDR/WX
16PHY_DCC_RXCAL_CTRL_GATE_DISABLE_0R/W0h

Data slice DCC and RX_CAL block power reduction disable for slice 0.

15-9RESERVEDR/WX
8PHY_RDPATH_GATE_DISABLE_0R/W0h

Data slice read path power reduction disable for slice 0.

7-1RESERVEDR/WX
0PHY_SLV_DLY_CTRL_GATE_DISABLE_0R/W0h

Data slice slv_dly_control block power reduction disable for slice 0.

2.5.4.82 DDRSS_PHY_81 Register (Offset = 4144h) [reset = X]

DDRSS_PHY_81 is shown in Figure 8-919 and described in Table 8-1850.

Return to Summary Table.

Table 8-1849 DDRSS_PHY_81 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4144h
Figure 8-919 DDRSS_PHY_81 Register
31302928272625242322212019181716
RESERVEDPHY_DS_FSM_ERROR_INFO_0
R/W-XR-0h
1514131211109876543210
RESERVEDPHY_PARITY_ERROR_REGIF_0
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-1850 DDRSS_PHY_81 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16PHY_DS_FSM_ERROR_INFO_0R0h

Data slice level FSM Error Info for slice 0.
READ-ONLY

15-11RESERVEDR/WX
10-0PHY_PARITY_ERROR_REGIF_0R/W0h

Inject parity error to register interface signals for slice 0.

2.5.4.83 DDRSS_PHY_82 Register (Offset = 4148h) [reset = X]

DDRSS_PHY_82 is shown in Figure 8-920 and described in Table 8-1852.

Return to Summary Table.

Table 8-1851 DDRSS_PHY_82 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4148h
Figure 8-920 DDRSS_PHY_82 Register
3130292827262524
RESERVEDSC_PHY_DS_FSM_ERROR_INFO_WOCLR_0
R/W-XW-0h
2322212019181716
SC_PHY_DS_FSM_ERROR_INFO_WOCLR_0
W-0h
15141312111098
RESERVEDPHY_DS_FSM_ERROR_INFO_MASK_0
R/W-XR/W-0h
76543210
PHY_DS_FSM_ERROR_INFO_MASK_0
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-1852 DDRSS_PHY_82 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16SC_PHY_DS_FSM_ERROR_INFO_WOCLR_0W0h

Data slice level FSM Error Info for slice 0.
WRITE-ONLY

15-14RESERVEDR/WX
13-0PHY_DS_FSM_ERROR_INFO_MASK_0R/W0h

Data slice level FSM Error Info Mask for slice 0.

2.5.4.84 DDRSS_PHY_83 Register (Offset = 414Ch) [reset = X]

DDRSS_PHY_83 is shown in Figure 8-921 and described in Table 8-1854.

Return to Summary Table.

Table 8-1853 DDRSS_PHY_83 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 414Ch
Figure 8-921 DDRSS_PHY_83 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDSC_PHY_DS_TRAIN_CALIB_ERROR_INFO_WOCLR_0
R/W-XW-0h
15141312111098
RESERVEDPHY_DS_TRAIN_CALIB_ERROR_INFO_MASK_0
R/W-XR/W-0h
76543210
RESERVEDPHY_DS_TRAIN_CALIB_ERROR_INFO_0
R/W-XR-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-1854 DDRSS_PHY_83 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16SC_PHY_DS_TRAIN_CALIB_ERROR_INFO_WOCLR_0W0h

Data slice level training/calibration Error Info for slice 0.
WRITE-ONLY

15-13RESERVEDR/WX
12-8PHY_DS_TRAIN_CALIB_ERROR_INFO_MASK_0R/W0h

Data slice level training/calibration Error Info Mask for slice 0.

7-5RESERVEDR/WX
4-0PHY_DS_TRAIN_CALIB_ERROR_INFO_0R0h

Data slice level training/calibration Error Info for slice 0.
READ-ONLY

2.5.4.85 DDRSS_PHY_84 Register (Offset = 4150h) [reset = X]

DDRSS_PHY_84 is shown in Figure 8-922 and described in Table 8-1856.

Return to Summary Table.

Table 8-1855 DDRSS_PHY_84 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4150h
Figure 8-922 DDRSS_PHY_84 Register
3130292827262524
RESERVEDPHY_DQS_TSEL_ENABLE_0
R/W-XR/W-0h
2322212019181716
PHY_DQ_TSEL_SELECT_0
R/W-0h
15141312111098
PHY_DQ_TSEL_SELECT_0
R/W-0h
76543210
RESERVEDPHY_DQ_TSEL_ENABLE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1856 DDRSS_PHY_84 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_DQS_TSEL_ENABLE_0R/W0h

Operation type tsel enables for DQS signals for slice 0.
Bit (0) enables tsel_en during read cycles.
Bit (1) enables tsel_en during write cycles.
Bit (2) enables tsel_en during idle cycles.
Set each bit to 1 to enable.

23-8PHY_DQ_TSEL_SELECT_0R/W0h

Operation type tsel select values for DQ/DM signals for slice 0.

7-3RESERVEDR/WX
2-0PHY_DQ_TSEL_ENABLE_0R/W0h

Operation type tsel enables for DQ/DM signals for slice 0.
Bit (0) enables tsel_en during read cycles.
Bit (1) enables tsel_en during write cycles.
Bit (2) enables tsel_en during idle cycles.
Set each bit to 1 to enable.

2.5.4.86 DDRSS_PHY_85 Register (Offset = 4154h) [reset = X]

DDRSS_PHY_85 is shown in Figure 8-923 and described in Table 8-1858.

Return to Summary Table.

Table 8-1857 DDRSS_PHY_85 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4154h
Figure 8-923 DDRSS_PHY_85 Register
3130292827262524
RESERVEDPHY_VREF_INITIAL_START_POINT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_TWO_CYC_PREAMBLE_0
R/W-XR/W-0h
15141312111098
PHY_DQS_TSEL_SELECT_0
R/W-0h
76543210
PHY_DQS_TSEL_SELECT_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1858 DDRSS_PHY_85 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-24PHY_VREF_INITIAL_START_POINT_0R/W0h

Data slice initial VREF training start value for slice 0.

23-18RESERVEDR/WX
17-16PHY_TWO_CYC_PREAMBLE_0R/W0h

2 cycle preamble support for slice 0.
Bit (0) controls the 2 cycle read preamble.
Bit (1) controls the 2 cycle write preamble.
Set each bit to 1 to enable.

15-0PHY_DQS_TSEL_SELECT_0R/W0h

Operation type tsel select values for DQS signals for slice 0.

2.5.4.87 DDRSS_PHY_86 Register (Offset = 4158h) [reset = X]

DDRSS_PHY_86 is shown in Figure 8-924 and described in Table 8-1860.

Return to Summary Table.

Table 8-1859 DDRSS_PHY_86 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4158h
Figure 8-924 DDRSS_PHY_86 Register
3130292827262524
PHY_NTP_WDQ_STEP_SIZE_0
R/W-0h
2322212019181716
RESERVEDPHY_NTP_TRAIN_EN_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_VREF_TRAINING_CTRL_0
R/W-XR/W-0h
76543210
RESERVEDPHY_VREF_INITIAL_STOP_POINT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1860 DDRSS_PHY_86 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_NTP_WDQ_STEP_SIZE_0R/W0h

Step size of WR DQ slave delay during No-Topology training for slice 0.

23-17RESERVEDR/WX
16PHY_NTP_TRAIN_EN_0R/W0h

Enable for No-Topology training for slice 0.

15-10RESERVEDR/WX
9-8PHY_VREF_TRAINING_CTRL_0R/W0h

Data slice vref training enable control for slice 0.

7RESERVEDR/WX
6-0PHY_VREF_INITIAL_STOP_POINT_0R/W0h

Data slice initial VREF training stop value for slice 0.

2.5.4.88 DDRSS_PHY_87 Register (Offset = 415Ch) [reset = X]

DDRSS_PHY_87 is shown in Figure 8-925 and described in Table 8-1862.

Return to Summary Table.

Table 8-1861 DDRSS_PHY_87 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 415Ch
Figure 8-925 DDRSS_PHY_87 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_WDQ_STOP_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_WDQ_START_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1862 DDRSS_PHY_87 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_NTP_WDQ_STOP_0R/W0h

End of WR DQ slave delay in No-Topology training for slice 0.

15-11RESERVEDR/WX
10-0PHY_NTP_WDQ_START_0R/W0h

Starting WR DQ slave delay in No-Topology training for slice 0.

2.5.4.89 DDRSS_PHY_88 Register (Offset = 4160h) [reset = X]

DDRSS_PHY_88 is shown in Figure 8-926 and described in Table 8-1864.

Return to Summary Table.

Table 8-1863 DDRSS_PHY_88 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4160h
Figure 8-926 DDRSS_PHY_88 Register
3130292827262524
RESERVEDPHY_SW_WDQLVL_DVW_MIN_EN_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WDQLVL_DVW_MIN_0
R/W-XR/W-0h
15141312111098
PHY_WDQLVL_DVW_MIN_0
R/W-0h
76543210
PHY_NTP_WDQ_BIT_EN_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1864 DDRSS_PHY_88 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_SW_WDQLVL_DVW_MIN_EN_0R/W0h

SW override to enable use of PHY_WDQLVL_DVW_MIN for slice 0.

23-18RESERVEDR/WX
17-8PHY_WDQLVL_DVW_MIN_0R/W0h

Minimum data valid window across DQs and ranks for slice 0.

7-0PHY_NTP_WDQ_BIT_EN_0R/W0h

Enable Bit for WR DQ during No-Topology training for slice 0.

2.5.4.90 DDRSS_PHY_89 Register (Offset = 4164h) [reset = X]

DDRSS_PHY_89 is shown in Figure 8-927 and described in Table 8-1866.

Return to Summary Table.

Table 8-1865 DDRSS_PHY_89 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4164h
Figure 8-927 DDRSS_PHY_89 Register
3130292827262524
RESERVEDPHY_PAD_RX_DCD_0_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_TX_DCD_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_FAST_LVL_EN_0
R/W-XR/W-0h
76543210
RESERVEDPHY_WDQLVL_PER_START_OFFSET_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1866 DDRSS_PHY_89 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_RX_DCD_0_0R/W0h

Controls RX_DCD pin for each pad for slice 0.

23-21RESERVEDR/WX
20-16PHY_PAD_TX_DCD_0R/W0h

Controls TX_DCD pin for each pad for slice 0.

15-12RESERVEDR/WX
11-8PHY_FAST_LVL_EN_0R/W0h

Enable for fast multi-pattern window search for slice 0.

7-6RESERVEDR/WX
5-0PHY_WDQLVL_PER_START_OFFSET_0R/W0h

Peridic training start point offset for slice 0.

2.5.4.91 DDRSS_PHY_90 Register (Offset = 4168h) [reset = X]

DDRSS_PHY_90 is shown in Figure 8-928 and described in Table 8-1868.

Return to Summary Table.

Table 8-1867 DDRSS_PHY_90 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4168h
Figure 8-928 DDRSS_PHY_90 Register
3130292827262524
RESERVEDPHY_PAD_RX_DCD_4_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_RX_DCD_3_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_RX_DCD_2_0
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_RX_DCD_1_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1868 DDRSS_PHY_90 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_RX_DCD_4_0R/W0h

Controls RX_DCD pin for each pad for slice 0.

23-21RESERVEDR/WX
20-16PHY_PAD_RX_DCD_3_0R/W0h

Controls RX_DCD pin for each pad for slice 0.

15-13RESERVEDR/WX
12-8PHY_PAD_RX_DCD_2_0R/W0h

Controls RX_DCD pin for each pad for slice 0.

7-5RESERVEDR/WX
4-0PHY_PAD_RX_DCD_1_0R/W0h

Controls RX_DCD pin for each pad for slice 0.

2.5.4.92 DDRSS_PHY_91 Register (Offset = 416Ch) [reset = X]

DDRSS_PHY_91 is shown in Figure 8-929 and described in Table 8-1870.

Return to Summary Table.

Table 8-1869 DDRSS_PHY_91 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 416Ch
Figure 8-929 DDRSS_PHY_91 Register
3130292827262524
RESERVEDPHY_PAD_DM_RX_DCD_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_RX_DCD_7_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_RX_DCD_6_0
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_RX_DCD_5_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1870 DDRSS_PHY_91 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_DM_RX_DCD_0R/W0h

Controls RX_DCD pin for dm pad for slice 0.

23-21RESERVEDR/WX
20-16PHY_PAD_RX_DCD_7_0R/W0h

Controls RX_DCD pin for each pad for slice 0.

15-13RESERVEDR/WX
12-8PHY_PAD_RX_DCD_6_0R/W0h

Controls RX_DCD pin for each pad for slice 0.

7-5RESERVEDR/WX
4-0PHY_PAD_RX_DCD_5_0R/W0h

Controls RX_DCD pin for each pad for slice 0.

2.5.4.93 DDRSS_PHY_92 Register (Offset = 4170h) [reset = X]

DDRSS_PHY_92 is shown in Figure 8-930 and described in Table 8-1872.

Return to Summary Table.

Table 8-1871 DDRSS_PHY_92 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4170h
Figure 8-930 DDRSS_PHY_92 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_PAD_DSLICE_IO_CFG_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_FDBK_RX_DCD_0
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_DQS_RX_DCD_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1872 DDRSS_PHY_92 Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR/WX
21-16PHY_PAD_DSLICE_IO_CFG_0R/W0h

Controls PCLK/PARK pin for pad for slice 0.

15-13RESERVEDR/WX
12-8PHY_PAD_FDBK_RX_DCD_0R/W0h

Controls RX_DCD pin for fdbk pad for slice 0.

7-5RESERVEDR/WX
4-0PHY_PAD_DQS_RX_DCD_0R/W0h

Controls RX_DCD pin for dqs pad for slice 0.

2.5.4.94 DDRSS_PHY_93 Register (Offset = 4174h) [reset = X]

DDRSS_PHY_93 is shown in Figure 8-931 and described in Table 8-1874.

Return to Summary Table.

Table 8-1873 DDRSS_PHY_93 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4174h
Figure 8-931 DDRSS_PHY_93 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ1_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ0_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1874 DDRSS_PHY_93 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ1_SLAVE_DELAY_0R/W0h

Read DQ1 slave delay setting for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQ0_SLAVE_DELAY_0R/W0h

Read DQ0 slave delay setting for slice 0.

2.5.4.95 DDRSS_PHY_94 Register (Offset = 4178h) [reset = X]

DDRSS_PHY_94 is shown in Figure 8-932 and described in Table 8-1876.

Return to Summary Table.

Table 8-1875 DDRSS_PHY_94 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4178h
Figure 8-932 DDRSS_PHY_94 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ3_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ2_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1876 DDRSS_PHY_94 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ3_SLAVE_DELAY_0R/W0h

Read DQ3 slave delay setting for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQ2_SLAVE_DELAY_0R/W0h

Read DQ2 slave delay setting for slice 0.

2.5.4.96 DDRSS_PHY_95 Register (Offset = 417Ch) [reset = X]

DDRSS_PHY_95 is shown in Figure 8-933 and described in Table 8-1878.

Return to Summary Table.

Table 8-1877 DDRSS_PHY_95 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 417Ch
Figure 8-933 DDRSS_PHY_95 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ5_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ4_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1878 DDRSS_PHY_95 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ5_SLAVE_DELAY_0R/W0h

Read DQ5 slave delay setting for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQ4_SLAVE_DELAY_0R/W0h

Read DQ4 slave delay setting for slice 0.

2.5.4.97 DDRSS_PHY_96 Register (Offset = 4180h) [reset = X]

DDRSS_PHY_96 is shown in Figure 8-934 and described in Table 8-1880.

Return to Summary Table.

Table 8-1879 DDRSS_PHY_96 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4180h
Figure 8-934 DDRSS_PHY_96 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ7_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ6_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1880 DDRSS_PHY_96 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ7_SLAVE_DELAY_0R/W0h

Read DQ7 slave delay setting for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQ6_SLAVE_DELAY_0R/W0h

Read DQ6 slave delay setting for slice 0.

2.5.4.98 DDRSS_PHY_97 Register (Offset = 4184h) [reset = X]

DDRSS_PHY_97 is shown in Figure 8-935 and described in Table 8-1882.

Return to Summary Table.

Table 8-1881 DDRSS_PHY_97 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4184h
Figure 8-935 DDRSS_PHY_97 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DATA_DC_CAL_CLK_SEL_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDM_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDM_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1882 DDRSS_PHY_97 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR/WX
18-16PHY_DATA_DC_CAL_CLK_SEL_0R/W0h

Determines DCC CAL clock for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDM_SLAVE_DELAY_0R/W0h

Read DM/DBI slave delay setting for slice 0.
May be used for data swap.

2.5.4.99 DDRSS_PHY_98 Register (Offset = 4188h) [reset = 0h]

DDRSS_PHY_98 is shown in Figure 8-936 and described in Table 8-1884.

Return to Summary Table.

Table 8-1883 DDRSS_PHY_98 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4188h
Figure 8-936 DDRSS_PHY_98 Register
31302928272625242322212019181716
PHY_DQS_OE_TIMING_0PHY_DQ_TSEL_WR_TIMING_0
R/W-0hR/W-0h
1514131211109876543210
PHY_DQ_TSEL_RD_TIMING_0PHY_DQ_OE_TIMING_0
R/W-0hR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1884 DDRSS_PHY_98 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DQS_OE_TIMING_0R/W0h

Start/end timing values for DQS output enable signals for slice 0.

23-16PHY_DQ_TSEL_WR_TIMING_0R/W0h

Start/end timing values for DQ/DM write based termination enable and select signals for slice 0.

15-8PHY_DQ_TSEL_RD_TIMING_0R/W0h

Start/end timing values for DQ/DM read based termination enable and select signals for slice 0.

7-0PHY_DQ_OE_TIMING_0R/W0h

Start/end timing values for DQ/DM output enable signals for slice 0.

2.5.4.100 DDRSS_PHY_99 Register (Offset = 418Ch) [reset = X]

DDRSS_PHY_99 is shown in Figure 8-937 and described in Table 8-1886.

Return to Summary Table.

Table 8-1885 DDRSS_PHY_99 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 418Ch
Figure 8-937 DDRSS_PHY_99 Register
3130292827262524
PHY_DQS_TSEL_WR_TIMING_0
R/W-0h
2322212019181716
PHY_DQS_OE_RD_TIMING_0
R/W-0h
15141312111098
PHY_DQS_TSEL_RD_TIMING_0
R/W-0h
76543210
RESERVEDPHY_IO_PAD_DELAY_TIMING_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1886 DDRSS_PHY_99 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DQS_TSEL_WR_TIMING_0R/W0h

Start/end timing values for DQS write based termination enable and select signals for slice 0.

23-16PHY_DQS_OE_RD_TIMING_0R/W0h

Start/end timing values for DQS read based OE extension for slice 0.

15-8PHY_DQS_TSEL_RD_TIMING_0R/W0h

Start/end timing values for DQS read based termination enable and select signals for slice 0.

7-4RESERVEDR/WX
3-0PHY_IO_PAD_DELAY_TIMING_0R/W0h

Feedback pad's OPAD and IPAD delay timing for slice 0.

2.5.4.101 DDRSS_PHY_100 Register (Offset = 4190h) [reset = X]

DDRSS_PHY_100 is shown in Figure 8-938 and described in Table 8-1888.

Return to Summary Table.

Table 8-1887 DDRSS_PHY_100 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4190h
Figure 8-938 DDRSS_PHY_100 Register
31302928272625242322212019181716
RESERVEDPHY_PAD_VREF_CTRL_DQ_0
R/W-XR/W-0h
1514131211109876543210
PHY_VREF_SETTING_TIME_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1888 DDRSS_PHY_100 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-16PHY_PAD_VREF_CTRL_DQ_0R/W0h

Pad VREF control settings for DQ slice 0.

  • Bits[27-24] = MODE
  • Bits[23] = EN
  • Bits[22-16] = VREFSEL
15-0PHY_VREF_SETTING_TIME_0R/W0h

Number of cycles for vref settle after setting is changed for slice 0.

2.5.4.102 DDRSS_PHY_101 Register (Offset = 4194h) [reset = X]

DDRSS_PHY_101 is shown in Figure 8-939 and described in Table 8-1890.

Return to Summary Table.

Table 8-1889 DDRSS_PHY_101 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4194h
Figure 8-939 DDRSS_PHY_101 Register
3130292827262524
RESERVEDPHY_RDDATA_EN_IE_DLY_0
R/W-XR/W-0h
2322212019181716
PHY_DQS_IE_TIMING_0
R/W-0h
15141312111098
PHY_DQ_IE_TIMING_0
R/W-0h
76543210
RESERVEDPHY_PER_CS_TRAINING_EN_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1890 DDRSS_PHY_101 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_RDDATA_EN_IE_DLY_0R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for input enable generation for slice 0.

23-16PHY_DQS_IE_TIMING_0R/W0h

Start/end timing values for DQS input enable signals for slice 0.

15-8PHY_DQ_IE_TIMING_0R/W0h

Start/end timing values for DQ/DM input enable signals for slice 0.

7-1RESERVEDR/WX
0PHY_PER_CS_TRAINING_EN_0R/W0h

Enables the per-rank training and read/write timing capabilities for slice 0.
Must have same value in all slices.

2.5.4.103 DDRSS_PHY_102 Register (Offset = 4198h) [reset = X]

DDRSS_PHY_102 is shown in Figure 8-940 and described in Table 8-1892.

Return to Summary Table.

Table 8-1891 DDRSS_PHY_102 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4198h
Figure 8-940 DDRSS_PHY_102 Register
3130292827262524
RESERVEDPHY_RDDATA_EN_OE_DLY_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RDDATA_EN_TSEL_DLY_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_DBI_MODE_0
R/W-XR/W-0h
76543210
RESERVEDPHY_IE_MODE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1892 DDRSS_PHY_102 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_RDDATA_EN_OE_DLY_0R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for LP4 OE extension generation for slice 0.

23-21RESERVEDR/WX
20-16PHY_RDDATA_EN_TSEL_DLY_0R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for TSEL enable generation for slice 0.

15-9RESERVEDR/WX
8PHY_DBI_MODE_0R/W0h

DBI mode for slice 0.
Bit (0) enables return of DBI read data.

7-2RESERVEDR/WX
1-0PHY_IE_MODE_0R/W0h

Input enable mode bits for slice 0.
Bit (0) enables the mode where the input enables are always on
set to 1 to enable.
Bit (1) disables the input enable on the DM signal
set to 1 to disable.

2.5.4.104 DDRSS_PHY_103 Register (Offset = 419Ch) [reset = X]

DDRSS_PHY_103 is shown in Figure 8-941 and described in Table 8-1894.

Return to Summary Table.

Table 8-1893 DDRSS_PHY_103 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 419Ch
Figure 8-941 DDRSS_PHY_103 Register
3130292827262524
RESERVEDPHY_MASTER_DELAY_STEP_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_MASTER_DELAY_START_0
R/W-XR/W-0h
15141312111098
PHY_MASTER_DELAY_START_0
R/W-0h
76543210
RESERVEDPHY_SW_MASTER_MODE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1894 DDRSS_PHY_103 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_MASTER_DELAY_STEP_0R/W0h

Incremental step size for master delay line locking algorithm for slice 0.

23-19RESERVEDR/WX
18-8PHY_MASTER_DELAY_START_0R/W0h

Start value for master delay line locking algorithm for slice 0.

7-4RESERVEDR/WX
3-0PHY_SW_MASTER_MODE_0R/W0h

Master delay line override settings for slice 0.
Bit (0) enables software half clock mode.
Bit (1) is the software half clock mode value.
Bit (2) enables software bypass mode.
Bit (3) is the software bypass mode value.

2.5.4.105 DDRSS_PHY_104 Register (Offset = 41A0h) [reset = X]

DDRSS_PHY_104 is shown in Figure 8-942 and described in Table 8-1896.

Return to Summary Table.

Table 8-1895 DDRSS_PHY_104 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41A0h
Figure 8-942 DDRSS_PHY_104 Register
3130292827262524
PHY_WRLVL_DLY_STEP_0
R/W-0h
2322212019181716
RESERVEDPHY_RPTR_UPDATE_0
R/W-XR/W-0h
15141312111098
PHY_MASTER_DELAY_HALF_MEASURE_0
R/W-0h
76543210
PHY_MASTER_DELAY_WAIT_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1896 DDRSS_PHY_104 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_WRLVL_DLY_STEP_0R/W0h

DQS slave delay step size during write leveling for slice 0.

23-20RESERVEDR/WX
19-16PHY_RPTR_UPDATE_0R/W0h

Offset in cycles from the dfi_rddata_en signal to release data from the entry FIFO for slice 0.

15-8PHY_MASTER_DELAY_HALF_MEASURE_0R/W0h

Defines the number of delay line elements to be considered in determing whether to lock to a half clock cycle in the data slice master for slice 0.

7-0PHY_MASTER_DELAY_WAIT_0R/W0h

Wait cycles for master delay line locking algorithm for slice 0.
Bits (
3:0) are the cycle wait count after a calibration clock setting change.
Bits (
7:4) are the cycle wait count after a master delay setting change.

2.5.4.106 DDRSS_PHY_105 Register (Offset = 41A4h) [reset = X]

DDRSS_PHY_105 is shown in Figure 8-943 and described in Table 8-1898.

Return to Summary Table.

Table 8-1897 DDRSS_PHY_105 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41A4h
Figure 8-943 DDRSS_PHY_105 Register
3130292827262524
RESERVEDPHY_GTLVL_RESP_WAIT_CNT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_GTLVL_DLY_STEP_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WRLVL_RESP_WAIT_CNT_0
R/W-XR/W-0h
76543210
RESERVEDPHY_WRLVL_DLY_FINE_STEP_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1898 DDRSS_PHY_105 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_GTLVL_RESP_WAIT_CNT_0R/W0h

Number of cycles + 4 to wait between dfi_rddata_en and the sampling of the DQS during gate training for slice 0.
The valid range is 0x0 to 0xB.

23-20RESERVEDR/WX
19-16PHY_GTLVL_DLY_STEP_0R/W0h

DQS slave delay step size during gate training for slice 0.

15-14RESERVEDR/WX
13-8PHY_WRLVL_RESP_WAIT_CNT_0R/W0h

Number of cycles to wait between dfi_wrlvl_strobe and the sampling of the DQs during write leveling for slice 0.

7-4RESERVEDR/WX
3-0PHY_WRLVL_DLY_FINE_STEP_0R/W0h

DQS slave delay fine step size during write leveling for slice 0.

2.5.4.107 DDRSS_PHY_106 Register (Offset = 41A8h) [reset = X]

DDRSS_PHY_106 is shown in Figure 8-944 and described in Table 8-1900.

Return to Summary Table.

Table 8-1899 DDRSS_PHY_106 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41A8h
Figure 8-944 DDRSS_PHY_106 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_FINAL_STEP_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_GTLVL_BACK_STEP_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1900 DDRSS_PHY_106 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_GTLVL_FINAL_STEP_0R/W0h

Final backup step delay used in gate training algorithm for slice 0.

15-10RESERVEDR/WX
9-0PHY_GTLVL_BACK_STEP_0R/W0h

Interim backup step delay used in gate training algorithm for slice 0.

2.5.4.108 DDRSS_PHY_107 Register (Offset = 41ACh) [reset = X]

DDRSS_PHY_107 is shown in Figure 8-945 and described in Table 8-1902.

Return to Summary Table.

Table 8-1901 DDRSS_PHY_107 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41ACh
Figure 8-945 DDRSS_PHY_107 Register
3130292827262524
RESERVEDPHY_RDLVL_DLY_STEP_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_TOGGLE_PRE_SUPPORT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WDQLVL_QTR_DLY_STEP_0
R/W-XR/W-0h
76543210
PHY_WDQLVL_DLY_STEP_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1902 DDRSS_PHY_107 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_RDLVL_DLY_STEP_0R/W0h

DQS slave delay step size during read leveling for slice 0.

23-17RESERVEDR/WX
16PHY_TOGGLE_PRE_SUPPORT_0R/W0h

Support the toggle read preamble for LPDDR4 for slice 0.

15-12RESERVEDR/WX
11-8PHY_WDQLVL_QTR_DLY_STEP_0R/W0h

Defines the step granularity for the logic to use once an edge is found for slice 0.
When this occurs, the logic jumps back to the previous invalid value and uses this step size to determine a more accurate delay value.

7-0PHY_WDQLVL_DLY_STEP_0R/W0h

DQ slave delay step size during write data leveling for slice 0.

2.5.4.109 DDRSS_PHY_108 Register (Offset = 41B0h) [reset = X]

DDRSS_PHY_108 is shown in Figure 8-946 and described in Table 8-1904.

Return to Summary Table.

Table 8-1903 DDRSS_PHY_108 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41B0h
Figure 8-946 DDRSS_PHY_108 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_RDLVL_MAX_EDGE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1904 DDRSS_PHY_108 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-0PHY_RDLVL_MAX_EDGE_0R/W0h

The maximun rdlvl slave delay search window for read eye training for slice 0.

2.5.4.110 DDRSS_PHY_109 Register (Offset = 41B4h) [reset = X]

DDRSS_PHY_109 is shown in Figure 8-947 and described in Table 8-1906.

Return to Summary Table.

Table 8-1905 DDRSS_PHY_109 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41B4h
Figure 8-947 DDRSS_PHY_109 Register
3130292827262524
RESERVEDPHY_RDLVL_PER_START_OFFSET_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_RDLVL_DVW_MIN_EN_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDLVL_DVW_MIN_0
R/W-XR/W-0h
76543210
PHY_RDLVL_DVW_MIN_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1906 DDRSS_PHY_109 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_RDLVL_PER_START_OFFSET_0R/W0h

Peridic training start point offset for slice 0.

23-17RESERVEDR/WX
16PHY_SW_RDLVL_DVW_MIN_EN_0R/W0h

SW override to enable use of PHY_RDLVL_DVW_MIN for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDLVL_DVW_MIN_0R/W0h

Minimum data valid window across DQs and ranks for slice 0.

2.5.4.111 DDRSS_PHY_110 Register (Offset = 41B8h) [reset = X]

DDRSS_PHY_110 is shown in Figure 8-948 and described in Table 8-1908.

Return to Summary Table.

Table 8-1907 DDRSS_PHY_110 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41B8h
Figure 8-948 DDRSS_PHY_110 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DATA_DC_INIT_DISABLE_0
R/W-XR/W-3h
15141312111098
RESERVEDPHY_WRPATH_GATE_TIMING_0
R/W-XR/W-0h
76543210
RESERVEDPHY_WRPATH_GATE_DISABLE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1908 DDRSS_PHY_110 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16PHY_DATA_DC_INIT_DISABLE_0R/W3h

Disable duty cycle adjust at initialization for slice 0.

15-11RESERVEDR/WX
10-8PHY_WRPATH_GATE_TIMING_0R/W0h

Write path clock gating timing for slice 0.
it means additional clock number to write path clock gate

7-2RESERVEDR/WX
1-0PHY_WRPATH_GATE_DISABLE_0R/W0h

Write path clock gating disable for slice 0.
[0]: disable pull in wrdata_en
[1]: disable write path clock gating, clock always on

2.5.4.112 DDRSS_PHY_111 Register (Offset = 41BCh) [reset = X]

DDRSS_PHY_111 is shown in Figure 8-949 and described in Table 8-1910.

Return to Summary Table.

Table 8-1909 DDRSS_PHY_111 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41BCh
Figure 8-949 DDRSS_PHY_111 Register
3130292827262524
RESERVEDPHY_DATA_DC_DQ_INIT_SLV_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_DQ_INIT_SLV_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_DATA_DC_DQS_INIT_SLV_DELAY_0
R/W-XR/W-0h
76543210
PHY_DATA_DC_DQS_INIT_SLV_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1910 DDRSS_PHY_111 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_DATA_DC_DQ_INIT_SLV_DELAY_0R/W0h

Initial value of write DQ slave delay for slice 0.

15-10RESERVEDR/WX
9-0PHY_DATA_DC_DQS_INIT_SLV_DELAY_0R/W0h

Initial value of write DQS slave delay for slice 0.

2.5.4.113 DDRSS_PHY_112 Register (Offset = 41C0h) [reset = X]

DDRSS_PHY_112 is shown in Figure 8-950 and described in Table 8-1912.

Return to Summary Table.

Table 8-1911 DDRSS_PHY_112 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41C0h
Figure 8-950 DDRSS_PHY_112 Register
3130292827262524
PHY_DATA_DC_DM_CLK_DIFF_THRSHLD_0
R/W-0h
2322212019181716
PHY_DATA_DC_DM_CLK_SE_THRSHLD_0
R/W-0h
15141312111098
RESERVEDPHY_DATA_DC_WDQLVL_ENABLE_0
R/W-XR/W-0h
76543210
RESERVEDPHY_DATA_DC_WRLVL_ENABLE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1912 DDRSS_PHY_112 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DM_CLK_DIFF_THRSHLD_0R/W0h

Clock measurement cell threshold offset for differential signals for slice 0.

23-16PHY_DATA_DC_DM_CLK_SE_THRSHLD_0R/W0h

Clock measurement cell threshold offset for single ended signals for slice 0.

15-9RESERVEDR/WX
8PHY_DATA_DC_WDQLVL_ENABLE_0R/W0h

Enable duty cycle adjust during write DQ training for slice 0.

7-1RESERVEDR/WX
0PHY_DATA_DC_WRLVL_ENABLE_0R/W0h

Enable duty cycle adjust during write leveling for slice 0.

2.5.4.114 DDRSS_PHY_113 Register (Offset = 41C4h) [reset = X]

DDRSS_PHY_113 is shown in Figure 8-951 and described in Table 8-1914.

Return to Summary Table.

Table 8-1913 DDRSS_PHY_113 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41C4h
Figure 8-951 DDRSS_PHY_113 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_RDDATA_EN_DLY_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_MEAS_DLY_STEP_ENABLE_0
R/W-XR/W-0h
76543210
RESERVEDPHY_WDQ_OSC_DELTA_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1914 DDRSS_PHY_113 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16PHY_RDDATA_EN_DLY_0R/W0h

Number of cycles that the dfi_rddata_en signal is early for slice 0.

15-14RESERVEDR/WX
13-8PHY_MEAS_DLY_STEP_ENABLE_0R/W0h

Data slice training step definition using phy_meas_dly_step_value for slice 0.

7RESERVEDR/WX
6-0PHY_WDQ_OSC_DELTA_0R/W0h

Slave delay offset that applies to a 1 bit change of dfi_wdq_osc_code for slice 0.

2.5.4.115 DDRSS_PHY_114 Register (Offset = 41C8h) [reset = 0h]

DDRSS_PHY_114 is shown in Figure 8-952 and described in Table 8-1916.

Return to Summary Table.

Table 8-1915 DDRSS_PHY_114 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41C8h
Figure 8-952 DDRSS_PHY_114 Register
313029282726252423222120191817161514131211109876543210
PHY_DQ_DM_SWIZZLE0_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1916 DDRSS_PHY_114 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DQ_DM_SWIZZLE0_0R/W0h

DQ/DM bit swizzling 0 for slice 0.
Bits (3:0) inform the PHY which bit in {DM,DQ]} map to DQ0, Bits (7:4) inform the PHY which bit in {DM,DQ} map to DQ1, etc.

2.5.4.116 DDRSS_PHY_115 Register (Offset = 41CCh) [reset = X]

DDRSS_PHY_115 is shown in Figure 8-953 and described in Table 8-1918.

Return to Summary Table.

Table 8-1917 DDRSS_PHY_115 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41CCh
Figure 8-953 DDRSS_PHY_115 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_DQ_DM_SWIZZLE1_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1918 DDRSS_PHY_115 Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR/WX
3-0PHY_DQ_DM_SWIZZLE1_0R/W0h

DQ/DM bit swizzling 1 for slice 0.
Bits (
3:0) inform the PHY which bit in {DM,DQ]} map to DM.

2.5.4.117 DDRSS_PHY_116 Register (Offset = 41D0h) [reset = X]

DDRSS_PHY_116 is shown in Figure 8-954 and described in Table 8-1920.

Return to Summary Table.

Table 8-1919 DDRSS_PHY_116 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41D0h
Figure 8-954 DDRSS_PHY_116 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ1_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ0_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1920 DDRSS_PHY_116 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ1_SLAVE_DELAY_0R/W0h

Write clock slave delay setting for DQ1 for slice 0.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ0_SLAVE_DELAY_0R/W0h

Write clock slave delay setting for DQ0 for slice 0.

2.5.4.118 DDRSS_PHY_117 Register (Offset = 41D4h) [reset = X]

DDRSS_PHY_117 is shown in Figure 8-955 and described in Table 8-1922.

Return to Summary Table.

Table 8-1921 DDRSS_PHY_117 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41D4h
Figure 8-955 DDRSS_PHY_117 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ3_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ2_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1922 DDRSS_PHY_117 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ3_SLAVE_DELAY_0R/W0h

Write clock slave delay setting for DQ3 for slice 0.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ2_SLAVE_DELAY_0R/W0h

Write clock slave delay setting for DQ2 for slice 0.

2.5.4.119 DDRSS_PHY_118 Register (Offset = 41D8h) [reset = X]

DDRSS_PHY_118 is shown in Figure 8-956 and described in Table 8-1924.

Return to Summary Table.

Table 8-1923 DDRSS_PHY_118 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41D8h
Figure 8-956 DDRSS_PHY_118 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ5_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ4_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1924 DDRSS_PHY_118 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ5_SLAVE_DELAY_0R/W0h

Write clock slave delay setting for DQ5 for slice 0.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ4_SLAVE_DELAY_0R/W0h

Write clock slave delay setting for DQ4 for slice 0.

2.5.4.120 DDRSS_PHY_119 Register (Offset = 41DCh) [reset = X]

DDRSS_PHY_119 is shown in Figure 8-957 and described in Table 8-1926.

Return to Summary Table.

Table 8-1925 DDRSS_PHY_119 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41DCh
Figure 8-957 DDRSS_PHY_119 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ7_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ6_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1926 DDRSS_PHY_119 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ7_SLAVE_DELAY_0R/W0h

Write clock slave delay setting for DQ7 for slice 0.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ6_SLAVE_DELAY_0R/W0h

Write clock slave delay setting for DQ6 for slice 0.

2.5.4.121 DDRSS_PHY_120 Register (Offset = 41E0h) [reset = X]

DDRSS_PHY_120 is shown in Figure 8-958 and described in Table 8-1928.

Return to Summary Table.

Table 8-1927 DDRSS_PHY_120 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41E0h
Figure 8-958 DDRSS_PHY_120 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQS_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDM_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1928 DDRSS_PHY_120 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_CLK_WRDQS_SLAVE_DELAY_0R/W0h

Write clock slave delay setting for DQS for slice 0.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDM_SLAVE_DELAY_0R/W0h

Write clock slave delay setting for DM for slice 0.

2.5.4.122 DDRSS_PHY_121 Register (Offset = 41E4h) [reset = X]

DDRSS_PHY_121 is shown in Figure 8-959 and described in Table 8-1930.

Return to Summary Table.

Table 8-1929 DDRSS_PHY_121 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41E4h
Figure 8-959 DDRSS_PHY_121 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_RDDQS_DQ0_RISE_SLAVE_DELAY_0
R/W-XR/W-0h
15141312111098
PHY_RDDQS_DQ0_RISE_SLAVE_DELAY_0
R/W-0h
76543210
RESERVEDPHY_WRLVL_THRESHOLD_ADJUST_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1930 DDRSS_PHY_121 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-8PHY_RDDQS_DQ0_RISE_SLAVE_DELAY_0R/W0h

Rising edge read DQS slave delay setting for DQ0 for slice 0.

7-2RESERVEDR/WX
1-0PHY_WRLVL_THRESHOLD_ADJUST_0R/W0h

Write level threshold adjust value based on those thresholds for DQS for slice 0.

2.5.4.123 DDRSS_PHY_122 Register (Offset = 41E8h) [reset = X]

DDRSS_PHY_122 is shown in Figure 8-960 and described in Table 8-1932.

Return to Summary Table.

Table 8-1931 DDRSS_PHY_122 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41E8h
Figure 8-960 DDRSS_PHY_122 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ1_RISE_SLAVE_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ1_RISE_SLAVE_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ0_FALL_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ0_FALL_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1932 DDRSS_PHY_122 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ1_RISE_SLAVE_DELAY_0R/W0h

Rising edge read DQS slave delay setting for DQ1 for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ0_FALL_SLAVE_DELAY_0R/W0h

Falling edge read DQS slave delay setting for DQ0 for slice 0.

2.5.4.124 DDRSS_PHY_123 Register (Offset = 41ECh) [reset = X]

DDRSS_PHY_123 is shown in Figure 8-961 and described in Table 8-1934.

Return to Summary Table.

Table 8-1933 DDRSS_PHY_123 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41ECh
Figure 8-961 DDRSS_PHY_123 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ2_RISE_SLAVE_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ2_RISE_SLAVE_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ1_FALL_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ1_FALL_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1934 DDRSS_PHY_123 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ2_RISE_SLAVE_DELAY_0R/W0h

Rising edge read DQS slave delay setting for DQ2 for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ1_FALL_SLAVE_DELAY_0R/W0h

Falling edge read DQS slave delay setting for DQ1 for slice 0.

2.5.4.125 DDRSS_PHY_124 Register (Offset = 41F0h) [reset = X]

DDRSS_PHY_124 is shown in Figure 8-962 and described in Table 8-1936.

Return to Summary Table.

Table 8-1935 DDRSS_PHY_124 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41F0h
Figure 8-962 DDRSS_PHY_124 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ3_RISE_SLAVE_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ3_RISE_SLAVE_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ2_FALL_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ2_FALL_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1936 DDRSS_PHY_124 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ3_RISE_SLAVE_DELAY_0R/W0h

Rising edge read DQS slave delay setting for DQ3 for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ2_FALL_SLAVE_DELAY_0R/W0h

Falling edge read DQS slave delay setting for DQ2 for slice 0.

2.5.4.126 DDRSS_PHY_125 Register (Offset = 41F4h) [reset = X]

DDRSS_PHY_125 is shown in Figure 8-963 and described in Table 8-1938.

Return to Summary Table.

Table 8-1937 DDRSS_PHY_125 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41F4h
Figure 8-963 DDRSS_PHY_125 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ4_RISE_SLAVE_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ4_RISE_SLAVE_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ3_FALL_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ3_FALL_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1938 DDRSS_PHY_125 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ4_RISE_SLAVE_DELAY_0R/W0h

Rising edge read DQS slave delay setting for DQ4 for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ3_FALL_SLAVE_DELAY_0R/W0h

Falling edge read DQS slave delay setting for DQ3 for slice 0.

2.5.4.127 DDRSS_PHY_126 Register (Offset = 41F8h) [reset = X]

DDRSS_PHY_126 is shown in Figure 8-964 and described in Table 8-1940.

Return to Summary Table.

Table 8-1939 DDRSS_PHY_126 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41F8h
Figure 8-964 DDRSS_PHY_126 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ5_RISE_SLAVE_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ5_RISE_SLAVE_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ4_FALL_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ4_FALL_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1940 DDRSS_PHY_126 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ5_RISE_SLAVE_DELAY_0R/W0h

Rising edge read DQS slave delay setting for DQ5 for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ4_FALL_SLAVE_DELAY_0R/W0h

Falling edge read DQS slave delay setting for DQ4 for slice 0.

2.5.4.128 DDRSS_PHY_127 Register (Offset = 41FCh) [reset = X]

DDRSS_PHY_127 is shown in Figure 8-965 and described in Table 8-1942.

Return to Summary Table.

Table 8-1941 DDRSS_PHY_127 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 41FCh
Figure 8-965 DDRSS_PHY_127 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ6_RISE_SLAVE_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ6_RISE_SLAVE_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ5_FALL_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ5_FALL_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1942 DDRSS_PHY_127 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ6_RISE_SLAVE_DELAY_0R/W0h

Rising edge read DQS slave delay setting for DQ6 for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ5_FALL_SLAVE_DELAY_0R/W0h

Falling edge read DQS slave delay setting for DQ5 for slice 0.

2.5.4.129 DDRSS_PHY_128 Register (Offset = 4200h) [reset = X]

DDRSS_PHY_128 is shown in Figure 8-966 and described in Table 8-1944.

Return to Summary Table.

Table 8-1943 DDRSS_PHY_128 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4200h
Figure 8-966 DDRSS_PHY_128 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ7_RISE_SLAVE_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ7_RISE_SLAVE_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ6_FALL_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ6_FALL_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1944 DDRSS_PHY_128 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ7_RISE_SLAVE_DELAY_0R/W0h

Rising edge read DQS slave delay setting for DQ7 for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ6_FALL_SLAVE_DELAY_0R/W0h

Falling edge read DQS slave delay setting for DQ6 for slice 0.

2.5.4.130 DDRSS_PHY_129 Register (Offset = 4204h) [reset = X]

DDRSS_PHY_129 is shown in Figure 8-967 and described in Table 8-1946.

Return to Summary Table.

Table 8-1945 DDRSS_PHY_129 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4204h
Figure 8-967 DDRSS_PHY_129 Register
3130292827262524
RESERVEDPHY_RDDQS_DM_RISE_SLAVE_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DM_RISE_SLAVE_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ7_FALL_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ7_FALL_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1946 DDRSS_PHY_129 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DM_RISE_SLAVE_DELAY_0R/W0h

Rising edge read DQS slave delay setting for DM for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ7_FALL_SLAVE_DELAY_0R/W0h

Falling edge read DQS slave delay setting for DQ7 for slice 0.

2.5.4.131 DDRSS_PHY_130 Register (Offset = 4208h) [reset = X]

DDRSS_PHY_130 is shown in Figure 8-968 and described in Table 8-1948.

Return to Summary Table.

Table 8-1947 DDRSS_PHY_130 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4208h
Figure 8-968 DDRSS_PHY_130 Register
3130292827262524
RESERVEDPHY_RDDQS_GATE_SLAVE_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_GATE_SLAVE_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DM_FALL_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_RDDQS_DM_FALL_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1948 DDRSS_PHY_130 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_GATE_SLAVE_DELAY_0R/W0h

Read DQS slave delay setting for slice 0.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DM_FALL_SLAVE_DELAY_0R/W0h

Falling edge read DQS slave delay setting for DM for slice 0.

2.5.4.132 DDRSS_PHY_131 Register (Offset = 420Ch) [reset = X]

DDRSS_PHY_131 is shown in Figure 8-969 and described in Table 8-1950.

Return to Summary Table.

Table 8-1949 DDRSS_PHY_131 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 420Ch
Figure 8-969 DDRSS_PHY_131 Register
3130292827262524
RESERVEDPHY_WRLVL_DELAY_EARLY_THRESHOLD_0
R/W-XR/W-0h
2322212019181716
PHY_WRLVL_DELAY_EARLY_THRESHOLD_0
R/W-0h
15141312111098
RESERVEDPHY_WRITE_PATH_LAT_ADD_0
R/W-XR/W-0h
76543210
RESERVEDPHY_RDDQS_LATENCY_ADJUST_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1950 DDRSS_PHY_131 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_WRLVL_DELAY_EARLY_THRESHOLD_0R/W0h

Write level delay threshold above which will be considered in previous cycle for slice 0.

15-11RESERVEDR/WX
10-8PHY_WRITE_PATH_LAT_ADD_0R/W0h

Number of cycles to delay the incoming dfi_wrdata_en/dfi_wrdata signals for slice 0.

7-4RESERVEDR/WX
3-0PHY_RDDQS_LATENCY_ADJUST_0R/W0h

Number of cycles to delay the incoming dfi_rddata_en for read DQS gate generation for slice 0.

2.5.4.133 DDRSS_PHY_132 Register (Offset = 4210h) [reset = X]

DDRSS_PHY_132 is shown in Figure 8-970 and described in Table 8-1952.

Return to Summary Table.

Table 8-1951 DDRSS_PHY_132 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4210h
Figure 8-970 DDRSS_PHY_132 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_WRLVL_EARLY_FORCE_ZERO_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WRLVL_DELAY_PERIOD_THRESHOLD_0
R/W-XR/W-0h
76543210
PHY_WRLVL_DELAY_PERIOD_THRESHOLD_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1952 DDRSS_PHY_132 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_WRLVL_EARLY_FORCE_ZERO_0R/W0h

Force the final write level delay value (that meets the early threshold) to 0 for slice 0.

15-10RESERVEDR/WX
9-0PHY_WRLVL_DELAY_PERIOD_THRESHOLD_0R/W0h

Write level delay threshold below which will add a cycle of write path latency for slice 0.

2.5.4.134 DDRSS_PHY_133 Register (Offset = 4214h) [reset = X]

DDRSS_PHY_133 is shown in Figure 8-971 and described in Table 8-1954.

Return to Summary Table.

Table 8-1953 DDRSS_PHY_133 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4214h
Figure 8-971 DDRSS_PHY_133 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_GTLVL_LAT_ADJ_START_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GTLVL_RDDQS_SLV_DLY_START_0
R/W-XR/W-0h
76543210
PHY_GTLVL_RDDQS_SLV_DLY_START_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1954 DDRSS_PHY_133 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-16PHY_GTLVL_LAT_ADJ_START_0R/W0h

Initial read DQS gate cycle delay from dfi_rddata_en during gate training for slice 0.

15-10RESERVEDR/WX
9-0PHY_GTLVL_RDDQS_SLV_DLY_START_0R/W0h

Initial read DQS gate slave delay setting during gate training for slice 0.

2.5.4.135 DDRSS_PHY_134 Register (Offset = 4218h) [reset = X]

DDRSS_PHY_134 is shown in Figure 8-972 and described in Table 8-1956.

Return to Summary Table.

Table 8-1955 DDRSS_PHY_134 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4218h
Figure 8-972 DDRSS_PHY_134 Register
3130292827262524
RESERVEDPHY_NTP_PASS_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_NTP_WRLAT_START_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WDQLVL_DQDM_SLV_DLY_START_0
R/W-XR/W-0h
76543210
PHY_WDQLVL_DQDM_SLV_DLY_START_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1956 DDRSS_PHY_134 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_NTP_PASS_0R/W0h

Indicates if No-topology training found a passing result for slice 0.

23-20RESERVEDR/WX
19-16PHY_NTP_WRLAT_START_0R/W0h

Initial value for phy_write_path_lat_add for No-topology training and early threshold for slice 0.

15-11RESERVEDR/WX
10-0PHY_WDQLVL_DQDM_SLV_DLY_START_0R/W0h

Initial DQ/DM slave delay setting during write data leveling for slice 0.

2.5.4.136 DDRSS_PHY_135 Register (Offset = 421Ch) [reset = X]

DDRSS_PHY_135 is shown in Figure 8-973 and described in Table 8-1958.

Return to Summary Table.

Table 8-1957 DDRSS_PHY_135 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 421Ch
Figure 8-973 DDRSS_PHY_135 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVEDPHY_RDLVL_RDDQS_DQ_SLV_DLY_START_0
R/W-XR/W-0h
76543210
PHY_RDLVL_RDDQS_DQ_SLV_DLY_START_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1958 DDRSS_PHY_135 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-0PHY_RDLVL_RDDQS_DQ_SLV_DLY_START_0R/W0h

Read leveling starting value for the DQS/DQ slave delay settings for slice 0.

2.5.4.137 DDRSS_PHY_136 Register (Offset = 4220h) [reset = 20202020h]

DDRSS_PHY_136 is shown in Figure 8-974 and described in Table 8-1960.

Return to Summary Table.

Table 8-1959 DDRSS_PHY_136 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4220h
Figure 8-974 DDRSS_PHY_136 Register
3130292827262524
PHY_DATA_DC_DQ2_CLK_ADJUST_0
R/W-20h
2322212019181716
PHY_DATA_DC_DQ1_CLK_ADJUST_0
R/W-20h
15141312111098
PHY_DATA_DC_DQ0_CLK_ADJUST_0
R/W-20h
76543210
PHY_DATA_DC_DQS_CLK_ADJUST_0
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1960 DDRSS_PHY_136 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DQ2_CLK_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for slice 0.

23-16PHY_DATA_DC_DQ1_CLK_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for slice 0.

15-8PHY_DATA_DC_DQ0_CLK_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for slice 0.

7-0PHY_DATA_DC_DQS_CLK_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for slice 0.

2.5.4.138 DDRSS_PHY_137 Register (Offset = 4224h) [reset = 20202020h]

DDRSS_PHY_137 is shown in Figure 8-975 and described in Table 8-1962.

Return to Summary Table.

Table 8-1961 DDRSS_PHY_137 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4224h
Figure 8-975 DDRSS_PHY_137 Register
3130292827262524
PHY_DATA_DC_DQ6_CLK_ADJUST_0
R/W-20h
2322212019181716
PHY_DATA_DC_DQ5_CLK_ADJUST_0
R/W-20h
15141312111098
PHY_DATA_DC_DQ4_CLK_ADJUST_0
R/W-20h
76543210
PHY_DATA_DC_DQ3_CLK_ADJUST_0
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1962 DDRSS_PHY_137 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DQ6_CLK_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for slice 0.

23-16PHY_DATA_DC_DQ5_CLK_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for slice 0.

15-8PHY_DATA_DC_DQ4_CLK_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for slice 0.

7-0PHY_DATA_DC_DQ3_CLK_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for slice 0.

2.5.4.139 DDRSS_PHY_138 Register (Offset = 4228h) [reset = 2020h]

DDRSS_PHY_138 is shown in Figure 8-976 and described in Table 8-1964.

Return to Summary Table.

Table 8-1963 DDRSS_PHY_138 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4228h
Figure 8-976 DDRSS_PHY_138 Register
3130292827262524
PHY_DSLICE_PAD_BOOSTPN_SETTING_0
R/W-0h
2322212019181716
PHY_DSLICE_PAD_BOOSTPN_SETTING_0
R/W-0h
15141312111098
PHY_DATA_DC_DM_CLK_ADJUST_0
R/W-20h
76543210
PHY_DATA_DC_DQ7_CLK_ADJUST_0
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1964 DDRSS_PHY_138 Register Field Descriptions
BitFieldTypeResetDescription
31-16PHY_DSLICE_PAD_BOOSTPN_SETTING_0R/W0h

Setting for boost P/N of pad for slice 0.

15-8PHY_DATA_DC_DM_CLK_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for slice 0.

7-0PHY_DATA_DC_DQ7_CLK_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for slice 0.

2.5.4.140 DDRSS_PHY_139 Register (Offset = 422Ch) [reset = X]

DDRSS_PHY_139 is shown in Figure 8-977 and described in Table 8-1966.

Return to Summary Table.

Table 8-1965 DDRSS_PHY_139 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 422Ch
Figure 8-977 DDRSS_PHY_139 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DQS_FFE_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_DQ_FFE_0
R/W-XR/W-0h
76543210
RESERVEDPHY_DSLICE_PAD_RX_CTLE_SETTING_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1966 DDRSS_PHY_139 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16PHY_DQS_FFE_0R/W0h

TX_FFE setting for DQS pad for slice 0.

15-10RESERVEDR/WX
9-8PHY_DQ_FFE_0R/W0h

TX_FFE setting for DQ/DM pad for slice 0.

7-6RESERVEDR/WX
5-0PHY_DSLICE_PAD_RX_CTLE_SETTING_0R/W0h

Setting for RX ctle P/N of pad for slice 0.

2.5.4.141 DDRSS_PHY_256 Register (Offset = 4400h) [reset = X]

DDRSS_PHY_256 is shown in Figure 8-978 and described in Table 8-1968.

Return to Summary Table.

Table 8-1967 DDRSS_PHY_256 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4400h
Figure 8-978 DDRSS_PHY_256 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_IO_PAD_DELAY_TIMING_BYPASS_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CLK_WR_BYPASS_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_CLK_WR_BYPASS_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1968 DDRSS_PHY_256 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-16PHY_IO_PAD_DELAY_TIMING_BYPASS_1R/W0h

Feedback pad's OPAD and IPAD delay timing on bypass mode for slice 1.

15-11RESERVEDR/WX
10-0PHY_CLK_WR_BYPASS_SLAVE_DELAY_1R/W0h

Write data clock bypass mode slave delay setting for slice 1.} PADDING_BEFORE

2.5.4.142 DDRSS_PHY_257 Register (Offset = 4404h) [reset = X]

DDRSS_PHY_257 is shown in Figure 8-979 and described in Table 8-1970.

Return to Summary Table.

Table 8-1969 DDRSS_PHY_257 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4404h
Figure 8-979 DDRSS_PHY_257 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_WRITE_PATH_LAT_ADD_BYPASS_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_1
R/W-XR/W-0h
76543210
PHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1970 DDRSS_PHY_257 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR/WX
18-16PHY_WRITE_PATH_LAT_ADD_BYPASS_1R/W0h

Number of cycles on bypass mode to delay the incoming dfi_wrdata_en/dfi_wrdata signals for slice 1.

15-10RESERVEDR/WX
9-0PHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_1R/W0h

Write DQS bypass mode slave delay setting for slice 1.

2.5.4.143 DDRSS_PHY_258 Register (Offset = 4408h) [reset = X]

DDRSS_PHY_258 is shown in Figure 8-980 and described in Table 8-1972.

Return to Summary Table.

Table 8-1971 DDRSS_PHY_258 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4408h
Figure 8-980 DDRSS_PHY_258 Register
3130292827262524
RESERVEDPHY_CLK_BYPASS_OVERRIDE_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_BYPASS_TWO_CYC_PREAMBLE_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1972 DDRSS_PHY_258 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_CLK_BYPASS_OVERRIDE_1R/W0h

Bypass mode override setting for slice 1.

23-18RESERVEDR/WX
17-16PHY_BYPASS_TWO_CYC_PREAMBLE_1R/W0h

Two_cycle_preamble for bypass mode for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_1R/W0h

Read DQS bypass mode slave delay setting for slice 1.

2.5.4.144 DDRSS_PHY_259 Register (Offset = 440Ch) [reset = X]

DDRSS_PHY_259 is shown in Figure 8-981 and described in Table 8-1974.

Return to Summary Table.

Table 8-1973 DDRSS_PHY_259 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 440Ch
Figure 8-981 DDRSS_PHY_259 Register
3130292827262524
RESERVEDPHY_SW_WRDQ3_SHIFT_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_WRDQ2_SHIFT_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQ1_SHIFT_1
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDQ0_SHIFT_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1974 DDRSS_PHY_259 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_SW_WRDQ3_SHIFT_1R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ3 for slice 1.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

23-22RESERVEDR/WX
21-16PHY_SW_WRDQ2_SHIFT_1R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ2 for slice 1.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

15-14RESERVEDR/WX
13-8PHY_SW_WRDQ1_SHIFT_1R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ1 for slice 1.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDQ0_SHIFT_1R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ0 for slice 1.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.145 DDRSS_PHY_260 Register (Offset = 4410h) [reset = X]

DDRSS_PHY_260 is shown in Figure 8-982 and described in Table 8-1976.

Return to Summary Table.

Table 8-1975 DDRSS_PHY_260 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4410h
Figure 8-982 DDRSS_PHY_260 Register
3130292827262524
RESERVEDPHY_SW_WRDQ7_SHIFT_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_WRDQ6_SHIFT_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQ5_SHIFT_1
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDQ4_SHIFT_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1976 DDRSS_PHY_260 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_SW_WRDQ7_SHIFT_1R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ7 for slice 1.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

23-22RESERVEDR/WX
21-16PHY_SW_WRDQ6_SHIFT_1R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ6 for slice 1.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

15-14RESERVEDR/WX
13-8PHY_SW_WRDQ5_SHIFT_1R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ5 for slice 1.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDQ4_SHIFT_1R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ4 for slice 1.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.146 DDRSS_PHY_261 Register (Offset = 4414h) [reset = X]

DDRSS_PHY_261 is shown in Figure 8-983 and described in Table 8-1978.

Return to Summary Table.

Table 8-1977 DDRSS_PHY_261 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4414h
Figure 8-983 DDRSS_PHY_261 Register
3130292827262524
RESERVEDPHY_PER_CS_TRAINING_MULTICAST_EN_1
R/W-XR/W-1h
2322212019181716
RESERVEDPHY_PER_RANK_CS_MAP_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQS_SHIFT_1
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDM_SHIFT_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1978 DDRSS_PHY_261 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_PER_CS_TRAINING_MULTICAST_EN_1R/W1h

When set, a register write will update parameters for all ranks at the same time in slice 1.
Set to 1 to enable.

23-18RESERVEDR/WX
17-16PHY_PER_RANK_CS_MAP_1R/W0h

Per-rank CS map for slice 1.
Setting a bit uses that CS for the rank, bit (0) uses CS0, bit (1) uses CS1, etc.

15-12RESERVEDR/WX
11-8PHY_SW_WRDQS_SHIFT_1R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQS for slice 1.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bit (3) is the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDM_SHIFT_1R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DM for slice 1.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.147 DDRSS_PHY_262 Register (Offset = 4418h) [reset = X]

DDRSS_PHY_262 is shown in Figure 8-984 and described in Table 8-1980.

Return to Summary Table.

Table 8-1979 DDRSS_PHY_262 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4418h
Figure 8-984 DDRSS_PHY_262 Register
3130292827262524
RESERVEDPHY_LP4_BOOT_RDDATA_EN_TSEL_DLY_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LP4_BOOT_RDDATA_EN_DLY_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_LP4_BOOT_RDDATA_EN_IE_DLY_1
R/W-XR/W-0h
76543210
RESERVEDPHY_PER_CS_TRAINING_INDEX_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1980 DDRSS_PHY_262 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_LP4_BOOT_RDDATA_EN_TSEL_DLY_1R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for TSEL enable generation for slice 1.

23-21RESERVEDR/WX
20-16PHY_LP4_BOOT_RDDATA_EN_DLY_1R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is early for slice 1.

15-10RESERVEDR/WX
9-8PHY_LP4_BOOT_RDDATA_EN_IE_DLY_1R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for input enable generation for slice 1.

7-1RESERVEDR/WX
0PHY_PER_CS_TRAINING_INDEX_1R/W0h

For per-rank training, indicates which rank's paramters are read/written for slice 1.

2.5.4.148 DDRSS_PHY_263 Register (Offset = 441Ch) [reset = X]

DDRSS_PHY_263 is shown in Figure 8-985 and described in Table 8-1982.

Return to Summary Table.

Table 8-1981 DDRSS_PHY_263 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 441Ch
Figure 8-985 DDRSS_PHY_263 Register
3130292827262524
RESERVEDPHY_LP4_BOOT_RDDATA_EN_OE_DLY_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LP4_BOOT_WRPATH_GATE_DISABLE_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_LP4_BOOT_RDDQS_LATENCY_ADJUST_1
R/W-XR/W-0h
76543210
RESERVEDPHY_LP4_BOOT_RPTR_UPDATE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1982 DDRSS_PHY_263 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_LP4_BOOT_RDDATA_EN_OE_DLY_1R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for extended OE generation for slice 1.

23-18RESERVEDR/WX
17-16PHY_LP4_BOOT_WRPATH_GATE_DISABLE_1R/W0h

For LPDDR4 boot frequency, write path clock gating disable for slice 1.
Bit (0): disable pull in wrdata_en
Bit (1): disable write path clock gating, clock always on

15-12RESERVEDR/WX
11-8PHY_LP4_BOOT_RDDQS_LATENCY_ADJUST_1R/W0h

For LPDDR4 boot frequency, the number of cycles to delay the incoming dfi_rddata_en for read DQS gate generation for slice 1.

7-4RESERVEDR/WX
3-0PHY_LP4_BOOT_RPTR_UPDATE_1R/W0h

For LPDDR4 boot frequency, the offset in cycles from the dfi_rddata_en signal to releasing data from the entry FIFO for slice 1.

2.5.4.149 DDRSS_PHY_264 Register (Offset = 4420h) [reset = X]

DDRSS_PHY_264 is shown in Figure 8-986 and described in Table 8-1984.

Return to Summary Table.

Table 8-1983 DDRSS_PHY_264 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4420h
Figure 8-986 DDRSS_PHY_264 Register
3130292827262524
RESERVEDPHY_LPBK_DFX_TIMEOUT_EN_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LPBK_CONTROL_1
R/W-XR/W-0h
15141312111098
PHY_LPBK_CONTROL_1
R/W-0h
76543210
RESERVEDPHY_CTRL_LPBK_EN_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1984 DDRSS_PHY_264 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_LPBK_DFX_TIMEOUT_EN_1R/W0h

Loopback read only test timeout mechanism enable for slice 1.

23-17RESERVEDR/WX
16-8PHY_LPBK_CONTROL_1R/W0h

Loopback control bits for slice 1.

7-2RESERVEDR/WX
1-0PHY_CTRL_LPBK_EN_1R/W0h

Loopback control en for slice 1.

2.5.4.150 DDRSS_PHY_265 Register (Offset = 4424h) [reset = 0h]

DDRSS_PHY_265 is shown in Figure 8-987 and described in Table 8-1986.

Return to Summary Table.

Table 8-1985 DDRSS_PHY_265 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4424h
Figure 8-987 DDRSS_PHY_265 Register
313029282726252423222120191817161514131211109876543210
PHY_AUTO_TIMING_MARGIN_CONTROL_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1986 DDRSS_PHY_265 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_AUTO_TIMING_MARGIN_CONTROL_1R/W0h

Auto timing marging control bits for slice 1.

2.5.4.151 DDRSS_PHY_266 Register (Offset = 4428h) [reset = X]

DDRSS_PHY_266 is shown in Figure 8-988 and described in Table 8-1988.

Return to Summary Table.

Table 8-1987 DDRSS_PHY_266 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4428h
Figure 8-988 DDRSS_PHY_266 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_AUTO_TIMING_MARGIN_OBS_1
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-1988 DDRSS_PHY_266 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDRX
27-0PHY_AUTO_TIMING_MARGIN_OBS_1R0h

Observation register for the auto_timing_margin for slice 1.
READ-ONLY

2.5.4.152 DDRSS_PHY_267 Register (Offset = 442Ch) [reset = X]

DDRSS_PHY_267 is shown in Figure 8-989 and described in Table 8-1990.

Return to Summary Table.

Table 8-1989 DDRSS_PHY_267 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 442Ch
Figure 8-989 DDRSS_PHY_267 Register
3130292827262524
RESERVEDPHY_RDLVL_MULTI_PATT_ENABLE_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PRBS_PATTERN_MASK_1
R/W-XR/W-0h
15141312111098
PHY_PRBS_PATTERN_MASK_1
R/W-0h
76543210
RESERVEDPHY_PRBS_PATTERN_START_1
R/W-XR/W-1h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1990 DDRSS_PHY_267 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RDLVL_MULTI_PATT_ENABLE_1R/W0h

Read Leveling Multi-pattern enable for slice 1.

23-17RESERVEDR/WX
16-8PHY_PRBS_PATTERN_MASK_1R/W0h

PRBS7 mask signal for slice 1.

7RESERVEDR/WX
6-0PHY_PRBS_PATTERN_START_1R/W1h

PRBS7 start pattern for slice 1.

2.5.4.153 DDRSS_PHY_268 Register (Offset = 4430h) [reset = X]

DDRSS_PHY_268 is shown in Figure 8-990 and described in Table 8-1992.

Return to Summary Table.

Table 8-1991 DDRSS_PHY_268 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4430h
Figure 8-990 DDRSS_PHY_268 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_VREF_TRAIN_OBS_1
R/W-XR-0h
15141312111098
RESERVEDPHY_VREF_INITIAL_STEPSIZE_1
R/W-XR/W-0h
76543210
RESERVEDPHY_RDLVL_MULTI_PATT_RST_DISABLE_1
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-1992 DDRSS_PHY_268 Register Field Descriptions
BitFieldTypeResetDescription
31-23RESERVEDR/WX
22-16PHY_VREF_TRAIN_OBS_1R0h

Observation register for best vref value for slice 1.
READ-ONLY

15-14RESERVEDR/WX
13-8PHY_VREF_INITIAL_STEPSIZE_1R/W0h

Data slice initial VREF training step size for slice 1.

7-1RESERVEDR/WX
0PHY_RDLVL_MULTI_PATT_RST_DISABLE_1R/W0h

Read Leveling read level windows disable reset for slice 1.

2.5.4.154 DDRSS_PHY_269 Register (Offset = 4434h) [reset = X]

DDRSS_PHY_269 is shown in Figure 8-991 and described in Table 8-1994.

Return to Summary Table.

Table 8-1993 DDRSS_PHY_269 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4434h
Figure 8-991 DDRSS_PHY_269 Register
3130292827262524
RESERVEDSC_PHY_SNAP_OBS_REGS_1
R/W-XW-0h
2322212019181716
RESERVEDPHY_GATE_ERROR_DELAY_SELECT_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-1994 DDRSS_PHY_269 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24SC_PHY_SNAP_OBS_REGS_1W0h

Initiates a snapshot of the internal observation registers for slice 1.
Set to 1 to trigger.
WRITE-ONLY

23-20RESERVEDR/WX
19-16PHY_GATE_ERROR_DELAY_SELECT_1R/W0h

Number of cycles to wait for the DQS gate to close before flagging an error for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_1R/W0h

Read DQS data clock bypass mode slave delay setting for slice 1.

2.5.4.155 DDRSS_PHY_270 Register (Offset = 4438h) [reset = X]

DDRSS_PHY_270 is shown in Figure 8-992 and described in Table 8-1996.

Return to Summary Table.

Table 8-1995 DDRSS_PHY_270 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4438h
Figure 8-992 DDRSS_PHY_270 Register
3130292827262524
RESERVEDPHY_MEM_CLASS_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LPDDR_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GATE_SMPL1_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_GATE_SMPL1_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1996 DDRSS_PHY_270 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_MEM_CLASS_1R/W0h

Indicates the type of DRAM for slice 1.
0 for DDR3, 1 for DDR4, 2 for DDR5, 4 for LPDDR2, 5 for LPDDR3.
6 for LPDDR4

23-17RESERVEDR/WX
16PHY_LPDDR_1R/W0h

Adds a cycle of delay for the slice 1 to match the address slice.
Set to 1 to add a cycle

15-9RESERVEDR/WX
8-0PHY_GATE_SMPL1_SLAVE_DELAY_1R/W0h

Number of cycles to delay the read DQS gate signal to generate gate1 signal for on-the-fly read DQS training for slice 1.

2.5.4.156 DDRSS_PHY_271 Register (Offset = 443Ch) [reset = X]

DDRSS_PHY_271 is shown in Figure 8-993 and described in Table 8-1998.

Return to Summary Table.

Table 8-1997 DDRSS_PHY_271 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 443Ch
Figure 8-993 DDRSS_PHY_271 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDON_FLY_GATE_ADJUST_EN_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GATE_SMPL2_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_GATE_SMPL2_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-1998 DDRSS_PHY_271 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16ON_FLY_GATE_ADJUST_EN_1R/W0h

Control the on-the-fly gate adjustment for slice 1.

15-9RESERVEDR/WX
8-0PHY_GATE_SMPL2_SLAVE_DELAY_1R/W0h

Number of cycles to delay the read DQS gate signal to generate gate2 signal for on-the-fly read DQS training for slice 1.

2.5.4.157 DDRSS_PHY_272 Register (Offset = 4440h) [reset = 0h]

DDRSS_PHY_272 is shown in Figure 8-994 and described in Table 8-2000.

Return to Summary Table.

Table 8-1999 DDRSS_PHY_272 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4440h
Figure 8-994 DDRSS_PHY_272 Register
313029282726252423222120191817161514131211109876543210
PHY_GATE_TRACKING_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2000 DDRSS_PHY_272 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_GATE_TRACKING_OBS_1R0h

Report the on-the-fly gate measurement result for slice 1.
READ-ONLY

2.5.4.158 DDRSS_PHY_273 Register (Offset = 4444h) [reset = X]

DDRSS_PHY_273 is shown in Figure 8-995 and described in Table 8-2002.

Return to Summary Table.

Table 8-2001 DDRSS_PHY_273 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4444h
Figure 8-995 DDRSS_PHY_273 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVEDPHY_LP4_PST_AMBLE_1
R/W-XR/W-0h
76543210
RESERVEDPHY_DFI40_POLARITY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2002 DDRSS_PHY_273 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-8PHY_LP4_PST_AMBLE_1R/W0h

Controls the read postamble extension for LPDDR4 for slice 1.

7-1RESERVEDR/WX
0PHY_DFI40_POLARITY_1R/W0h

Indicates the dfi_wrdata_cs_n and dfi_rddata_cs_n is low active or high active for slice 1.

2.5.4.159 DDRSS_PHY_274 Register (Offset = 4448h) [reset = 0h]

DDRSS_PHY_274 is shown in Figure 8-996 and described in Table 8-2004.

Return to Summary Table.

Table 8-2003 DDRSS_PHY_274 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4448h
Figure 8-996 DDRSS_PHY_274 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT8_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2004 DDRSS_PHY_274 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT8_1R/W0h

Read leveling pattern 8 data for slice 1.

2.5.4.160 DDRSS_PHY_275 Register (Offset = 444Ch) [reset = 0h]

DDRSS_PHY_275 is shown in Figure 8-997 and described in Table 8-2006.

Return to Summary Table.

Table 8-2005 DDRSS_PHY_275 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 444Ch
Figure 8-997 DDRSS_PHY_275 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT9_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2006 DDRSS_PHY_275 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT9_1R/W0h

Read leveling pattern 9 data for slice 1.

2.5.4.161 DDRSS_PHY_276 Register (Offset = 4450h) [reset = 0h]

DDRSS_PHY_276 is shown in Figure 8-998 and described in Table 8-2008.

Return to Summary Table.

Table 8-2007 DDRSS_PHY_276 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4450h
Figure 8-998 DDRSS_PHY_276 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT10_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2008 DDRSS_PHY_276 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT10_1R/W0h

Read leveling pattern 10 data for slice 1.

2.5.4.162 DDRSS_PHY_277 Register (Offset = 4454h) [reset = 0h]

DDRSS_PHY_277 is shown in Figure 8-999 and described in Table 8-2010.

Return to Summary Table.

Table 8-2009 DDRSS_PHY_277 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4454h
Figure 8-999 DDRSS_PHY_277 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT11_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2010 DDRSS_PHY_277 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT11_1R/W0h

Read leveling pattern 11 data for slice 1.

2.5.4.163 DDRSS_PHY_278 Register (Offset = 4458h) [reset = 0h]

DDRSS_PHY_278 is shown in Figure 8-1000 and described in Table 8-2012.

Return to Summary Table.

Table 8-2011 DDRSS_PHY_278 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4458h
Figure 8-1000 DDRSS_PHY_278 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT12_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2012 DDRSS_PHY_278 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT12_1R/W0h

Read leveling pattern 12 data for slice 1.

2.5.4.164 DDRSS_PHY_279 Register (Offset = 445Ch) [reset = 0h]

DDRSS_PHY_279 is shown in Figure 8-1001 and described in Table 8-2014.

Return to Summary Table.

Table 8-2013 DDRSS_PHY_279 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 445Ch
Figure 8-1001 DDRSS_PHY_279 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT13_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2014 DDRSS_PHY_279 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT13_1R/W0h

Read leveling pattern 13 data for slice 1.

2.5.4.165 DDRSS_PHY_280 Register (Offset = 4460h) [reset = 0h]

DDRSS_PHY_280 is shown in Figure 8-1002 and described in Table 8-2016.

Return to Summary Table.

Table 8-2015 DDRSS_PHY_280 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4460h
Figure 8-1002 DDRSS_PHY_280 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT14_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2016 DDRSS_PHY_280 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT14_1R/W0h

Read leveling pattern 14 data for slice 1.

2.5.4.166 DDRSS_PHY_281 Register (Offset = 4464h) [reset = 0h]

DDRSS_PHY_281 is shown in Figure 8-1003 and described in Table 8-2018.

Return to Summary Table.

Table 8-2017 DDRSS_PHY_281 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4464h
Figure 8-1003 DDRSS_PHY_281 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT15_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2018 DDRSS_PHY_281 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT15_1R/W0h

Read leveling pattern 15 data for slice 1.

2.5.4.167 DDRSS_PHY_282 Register (Offset = 4468h) [reset = X]

DDRSS_PHY_282 is shown in Figure 8-1004 and described in Table 8-2020.

Return to Summary Table.

Table 8-2019 DDRSS_PHY_282 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4468h
Figure 8-1004 DDRSS_PHY_282 Register
3130292827262524
RESERVEDPHY_RDDQ_ENC_OBS_SELECT_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_MASTER_DLY_LOCK_OBS_SELECT_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_FIFO_PTR_RST_DISABLE_1
R/W-XR/W-0h
76543210
RESERVEDPHY_SLAVE_LOOP_CNT_UPDATE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2020 DDRSS_PHY_282 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_RDDQ_ENC_OBS_SELECT_1R/W0h

Select value to map the internal read DQ slave delay encoded settings to the accessible read DQ encoded slave delay observation register for slice 1.

23-20RESERVEDR/WX
19-16PHY_MASTER_DLY_LOCK_OBS_SELECT_1R/W0h

Select value to map the internal master delay observation registers to the accessible master delay observation register for slice 1.

15-9RESERVEDR/WX
8PHY_SW_FIFO_PTR_RST_DISABLE_1R/W0h

Disables automatic reset of the read entry FIFO pointers for slice 1.
Set to 1 to disable automatic resets.

7-3RESERVEDR/WX
2-0PHY_SLAVE_LOOP_CNT_UPDATE_1R/W0h

Reserved for future use for slice 1.

2.5.4.168 DDRSS_PHY_283 Register (Offset = 446Ch) [reset = X]

DDRSS_PHY_283 is shown in Figure 8-1005 and described in Table 8-2022.

Return to Summary Table.

Table 8-2021 DDRSS_PHY_283 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 446Ch
Figure 8-1005 DDRSS_PHY_283 Register
3130292827262524
RESERVEDPHY_FIFO_PTR_OBS_SELECT_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WR_SHIFT_OBS_SELECT_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WR_ENC_OBS_SELECT_1
R/W-XR/W-0h
76543210
RESERVEDPHY_RDDQS_DQ_ENC_OBS_SELECT_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2022 DDRSS_PHY_283 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_FIFO_PTR_OBS_SELECT_1R/W0h

Select value to map the internal read entry FIFO read/write pointers to the accessible read entry FIFO pointer observation register for slice 1.

23-20RESERVEDR/WX
19-16PHY_WR_SHIFT_OBS_SELECT_1R/W0h

Select value to map the internal write DQ/DQS automatic cycle/half_cycle shift settings to the accessible write DQ/DQS shift observation register for slice 1.

15-12RESERVEDR/WX
11-8PHY_WR_ENC_OBS_SELECT_1R/W0h

Select value to map the internal write DQ slave delay encoded settings to the accessible write DQ encoded slave delay observation register for slice 1.

7-4RESERVEDR/WX
3-0PHY_RDDQS_DQ_ENC_OBS_SELECT_1R/W0h

Select value to map the internal read DQS DQ rise/fall slave delay encoded settings to the accessible read DQS DQ rise/fall encoded slave delay observation registers for slice 1.

2.5.4.169 DDRSS_PHY_284 Register (Offset = 4470h) [reset = X]

DDRSS_PHY_284 is shown in Figure 8-1006 and described in Table 8-2024.

Return to Summary Table.

Table 8-2023 DDRSS_PHY_284 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4470h
Figure 8-1006 DDRSS_PHY_284 Register
3130292827262524
PHY_WRLVL_PER_START_1
R/W-0h
2322212019181716
RESERVEDPHY_WRLVL_ALGO_1
R/W-XR/W-0h
15141312111098
RESERVEDSC_PHY_LVL_DEBUG_CONT_1
R/W-XW-0h
76543210
RESERVEDPHY_LVL_DEBUG_MODE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2024 DDRSS_PHY_284 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_WRLVL_PER_START_1R/W0h

Observation register for write leveling status for slice 1.
READ-ONLY

23-18RESERVEDR/WX
17-16PHY_WRLVL_ALGO_1R/W0h

Write leveling algorithm selection for slice 1.

15-9RESERVEDR/WX
8SC_PHY_LVL_DEBUG_CONT_1W0h

Allows the leveling state machine to advance (when in debug mode) for slice 1.
Set to 1 to trigger.
WRITE-ONLY

7-1RESERVEDR/WX
0PHY_LVL_DEBUG_MODE_1R/W0h

Enables leveling debug mode for slice 1.
Set to 1 to enable.

2.5.4.170 DDRSS_PHY_285 Register (Offset = 4474h) [reset = X]

DDRSS_PHY_285 is shown in Figure 8-1007 and described in Table 8-2026.

Return to Summary Table.

Table 8-2025 DDRSS_PHY_285 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4474h
Figure 8-1007 DDRSS_PHY_285 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
PHY_DQ_MASK_1
R/W-0h
15141312111098
RESERVEDPHY_WRLVL_UPDT_WAIT_CNT_1
R/W-XR/W-0h
76543210
RESERVEDPHY_WRLVL_CAPTURE_CNT_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2026 DDRSS_PHY_285 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR/WX
23-16PHY_DQ_MASK_1R/W0h

For ECC slice, should set this register to do DQ bit mask for slice 1.

15-12RESERVEDR/WX
11-8PHY_WRLVL_UPDT_WAIT_CNT_1R/W0h

Number of cycles to wait after changing DQS slave delay setting during write leveling for slice 1.

7-6RESERVEDR/WX
5-0PHY_WRLVL_CAPTURE_CNT_1R/W0h

Number of samples to take at each DQS slave delay setting during write leveling for slice 1.

2.5.4.171 DDRSS_PHY_286 Register (Offset = 4478h) [reset = X]

DDRSS_PHY_286 is shown in Figure 8-1008 and described in Table 8-2028.

Return to Summary Table.

Table 8-2027 DDRSS_PHY_286 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4478h
Figure 8-1008 DDRSS_PHY_286 Register
3130292827262524
RESERVEDPHY_GTLVL_UPDT_WAIT_CNT_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_GTLVL_CAPTURE_CNT_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GTLVL_PER_START_1
R/W-XR/W-0h
76543210
PHY_GTLVL_PER_START_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2028 DDRSS_PHY_286 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_GTLVL_UPDT_WAIT_CNT_1R/W0h

Number of cycles + 4 to wait after changing DQS slave delay setting during gate training for slice 1.
The valid range is 0x0 to 0xB.

23-22RESERVEDR/WX
21-16PHY_GTLVL_CAPTURE_CNT_1R/W0h

Number of samples to take at each DQS slave delay setting during gate training for slice 1.

15-10RESERVEDR/WX
9-0PHY_GTLVL_PER_START_1R/W0h

Value to be added to the current gate delay position as the staring point for periodic gate training for slice 1.

2.5.4.172 DDRSS_PHY_287 Register (Offset = 447Ch) [reset = X]

DDRSS_PHY_287 is shown in Figure 8-1009 and described in Table 8-2030.

Return to Summary Table.

Table 8-2029 DDRSS_PHY_287 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 447Ch
Figure 8-1009 DDRSS_PHY_287 Register
3130292827262524
RESERVEDPHY_RDLVL_RDDQS_DQ_OBS_SELECT_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RDLVL_OP_MODE_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDLVL_UPDT_WAIT_CNT_1
R/W-XR/W-0h
76543210
RESERVEDPHY_RDLVL_CAPTURE_CNT_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2030 DDRSS_PHY_287 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_RDLVL_RDDQS_DQ_OBS_SELECT_1R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during read leveling for slice 1.

23-18RESERVEDR/WX
17-16PHY_RDLVL_OP_MODE_1R/W0h

Read leveling algorithm select for slice 1.
Clear to 0 to move linearly from left to right.
Set to 1 to start inside the window, move left and then move right.

15-12RESERVEDR/WX
11-8PHY_RDLVL_UPDT_WAIT_CNT_1R/W0h

Number of cycles to wait after changing DQS slave delay setting during read leveling for slice 1.

7-6RESERVEDR/WX
5-0PHY_RDLVL_CAPTURE_CNT_1R/W0h

Number of samples to take at each DQS slave delay setting during read leveling for slice 1.

2.5.4.173 DDRSS_PHY_288 Register (Offset = 4480h) [reset = X]

DDRSS_PHY_288 is shown in Figure 8-1010 and described in Table 8-2032.

Return to Summary Table.

Table 8-2031 DDRSS_PHY_288 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4480h
Figure 8-1010 DDRSS_PHY_288 Register
3130292827262524
RESERVEDPHY_WDQLVL_BURST_CNT_1
R/W-XR/W-0h
2322212019181716
PHY_WDQLVL_CLK_JITTER_TOLERANCE_1
R/W-0h
15141312111098
PHY_RDLVL_DATA_MASK_1
R/W-0h
76543210
PHY_RDLVL_PERIODIC_OBS_SELECT_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2032 DDRSS_PHY_288 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_WDQLVL_BURST_CNT_1R/W0h

Defines the write/read burst length in bytes during the write data leveling sequence for slice 1.

23-16PHY_WDQLVL_CLK_JITTER_TOLERANCE_1R/W0h

Defines the minimum gap requirment for the LE and TE window for slice 1.

15-8PHY_RDLVL_DATA_MASK_1R/W0h

Per-bit mask for read leveling for slice 1.
If all bits are not used, only 1 bit should be cleared to 0.

7-0PHY_RDLVL_PERIODIC_OBS_SELECT_1R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during periodic read leveling for slice 1.

2.5.4.174 DDRSS_PHY_289 Register (Offset = 4484h) [reset = X]

DDRSS_PHY_289 is shown in Figure 8-1011 and described in Table 8-2034.

Return to Summary Table.

Table 8-2033 DDRSS_PHY_289 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4484h
Figure 8-1011 DDRSS_PHY_289 Register
3130292827262524
RESERVEDPHY_WDQLVL_UPDT_WAIT_CNT_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_1
R/W-XR/W-0h
15141312111098
PHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_1
R/W-0h
76543210
RESERVEDPHY_WDQLVL_PATT_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2034 DDRSS_PHY_289 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_WDQLVL_UPDT_WAIT_CNT_1R/W0h

Number of cycles to wait after changing the DQ slave delay setting during write data leveling for slice 1.

23-19RESERVEDR/WX
18-8PHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_1R/W0h

Defines the write/read burst length in bytes during the write data leveling sequence for slice 1.

7-3RESERVEDR/WX
2-0PHY_WDQLVL_PATT_1R/W0h

Defines the training patterns to be used during the write data leveling sequence for slice 1.
Bit (0) corresponds to the LFSR data training pattern.
Bit (1) corresponds to the CLK data training pattern.
Bit (2) corresponds to user-defined data pattern training.
If multiple bits are set, the training for each of the chosen patterns will be executed and the settings that give the smallest data valid window eye will be chosen.

2.5.4.175 DDRSS_PHY_290 Register (Offset = 4488h) [reset = X]

DDRSS_PHY_290 is shown in Figure 8-1012 and described in Table 8-2036.

Return to Summary Table.

Table 8-2035 DDRSS_PHY_290 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4488h
Figure 8-1012 DDRSS_PHY_290 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDSC_PHY_WDQLVL_CLR_PREV_RESULTS_1
R/W-XW-0h
15141312111098
PHY_WDQLVL_PERIODIC_OBS_SELECT_1
R/W-0h
76543210
RESERVEDPHY_WDQLVL_DQDM_OBS_SELECT_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2036 DDRSS_PHY_290 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16SC_PHY_WDQLVL_CLR_PREV_RESULTS_1W0h

Clears the previous result value to allow a clean slate comparison for future write DQ leveling results for slice 1.
Set to 1 to trigger.
WRITE-ONLY

15-8PHY_WDQLVL_PERIODIC_OBS_SELECT_1R/W0h

Select value to map specific information during or post periodic write data leveling for slice 1.

7-4RESERVEDR/WX
3-0PHY_WDQLVL_DQDM_OBS_SELECT_1R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during write data leveling for slice 1.

2.5.4.176 DDRSS_PHY_291 Register (Offset = 448Ch) [reset = X]

DDRSS_PHY_291 is shown in Figure 8-1013 and described in Table 8-2038.

Return to Summary Table.

Table 8-2037 DDRSS_PHY_291 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 448Ch
Figure 8-1013 DDRSS_PHY_291 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_WDQLVL_DATADM_MASK_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2038 DDRSS_PHY_291 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR/WX
8-0PHY_WDQLVL_DATADM_MASK_1R/W0h

Per-bit mask for write data leveling for slice 1.
Set to 1 to mask any bit from the leveling process.

2.5.4.177 DDRSS_PHY_292 Register (Offset = 4490h) [reset = 0h]

DDRSS_PHY_292 is shown in Figure 8-1014 and described in Table 8-2040.

Return to Summary Table.

Table 8-2039 DDRSS_PHY_292 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4490h
Figure 8-1014 DDRSS_PHY_292 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT0_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2040 DDRSS_PHY_292 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT0_1R/W0h

User-defined pattern to be used during write data leveling for slice 1.
This register holds the bytes 3 to 0 written/read from device.

2.5.4.178 DDRSS_PHY_293 Register (Offset = 4494h) [reset = 0h]

DDRSS_PHY_293 is shown in Figure 8-1015 and described in Table 8-2042.

Return to Summary Table.

Table 8-2041 DDRSS_PHY_293 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4494h
Figure 8-1015 DDRSS_PHY_293 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT1_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2042 DDRSS_PHY_293 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT1_1R/W0h

User-defined pattern to be used during write data leveling for slice 1.
This register holds the bytes 7 to 4 written/read from device.

2.5.4.179 DDRSS_PHY_294 Register (Offset = 4498h) [reset = 0h]

DDRSS_PHY_294 is shown in Figure 8-1016 and described in Table 8-2044.

Return to Summary Table.

Table 8-2043 DDRSS_PHY_294 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4498h
Figure 8-1016 DDRSS_PHY_294 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT2_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2044 DDRSS_PHY_294 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT2_1R/W0h

User-defined pattern to be used during write data leveling for slice 1.
This register holds the bytes 11 to 8 written/read from device.

2.5.4.180 DDRSS_PHY_295 Register (Offset = 449Ch) [reset = 0h]

DDRSS_PHY_295 is shown in Figure 8-1017 and described in Table 8-2046.

Return to Summary Table.

Table 8-2045 DDRSS_PHY_295 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 449Ch
Figure 8-1017 DDRSS_PHY_295 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT3_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2046 DDRSS_PHY_295 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT3_1R/W0h

User-defined pattern to be used during write data leveling for slice 1.
This register holds the bytes 15 to 12 written/read from device.

2.5.4.181 DDRSS_PHY_296 Register (Offset = 44A0h) [reset = X]

DDRSS_PHY_296 is shown in Figure 8-1018 and described in Table 8-2048.

Return to Summary Table.

Table 8-2047 DDRSS_PHY_296 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44A0h
Figure 8-1018 DDRSS_PHY_296 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_NTP_MULT_TRAIN_1
R/W-XR/W-0h
15141312111098
PHY_USER_PATT4_1
R/W-0h
76543210
PHY_USER_PATT4_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2048 DDRSS_PHY_296 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_NTP_MULT_TRAIN_1R/W0h

Control for single pass only No-Topology training for slice 1.

15-0PHY_USER_PATT4_1R/W0h

User-defined pattern to be used during write data leveling for slice 1.
This register holds the DM bit for the 15 to 0 DQ written/read from device.

2.5.4.182 DDRSS_PHY_297 Register (Offset = 44A4h) [reset = X]

DDRSS_PHY_297 is shown in Figure 8-1019 and described in Table 8-2050.

Return to Summary Table.

Table 8-2049 DDRSS_PHY_297 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44A4h
Figure 8-1019 DDRSS_PHY_297 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_PERIOD_THRESHOLD_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_EARLY_THRESHOLD_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2050 DDRSS_PHY_297 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_NTP_PERIOD_THRESHOLD_1R/W0h

Threshold Criteria of period threshold after No-Topology training is completed for slice 1.

15-10RESERVEDR/WX
9-0PHY_NTP_EARLY_THRESHOLD_1R/W0h

Threshold Criteria of early threshold after No-Topology training is completed for slice 1.

2.5.4.183 DDRSS_PHY_298 Register (Offset = 44A8h) [reset = X]

DDRSS_PHY_298 is shown in Figure 8-1020 and described in Table 8-2052.

Return to Summary Table.

Table 8-2051 DDRSS_PHY_298 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44A8h
Figure 8-1020 DDRSS_PHY_298 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_PERIOD_THRESHOLD_MAX_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_PERIOD_THRESHOLD_MIN_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2052 DDRSS_PHY_298 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_NTP_PERIOD_THRESHOLD_MAX_1R/W0h

Maximum Threshold that phy_clk_wrdqs_slave_delay could cross boundary, to set period threshold/early threshold after No-Topology training is completed for slice 1.

15-10RESERVEDR/WX
9-0PHY_NTP_PERIOD_THRESHOLD_MIN_1R/W0h

Minimum Threshold that phy_clk_wrdqs_slave_delay could cross boundary, to set period threshold/early threshold after No-Topology training is completed for slice 1.

2.5.4.184 DDRSS_PHY_299 Register (Offset = 44ACh) [reset = X]

DDRSS_PHY_299 is shown in Figure 8-1021 and described in Table 8-2054.

Return to Summary Table.

Table 8-2053 DDRSS_PHY_299 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44ACh
Figure 8-1021 DDRSS_PHY_299 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
PHY_FIFO_PTR_OBS_1
R-0h
15141312111098
RESERVEDSC_PHY_MANUAL_CLEAR_1
R/W-XW-0h
76543210
RESERVEDPHY_CALVL_VREF_DRIVING_SLICE_1
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2054 DDRSS_PHY_299 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR/WX
23-16PHY_FIFO_PTR_OBS_1R0h

Observation register containing read entry FIFO pointers for slice 1.
READ-ONLY

15-14RESERVEDR/WX
13-8SC_PHY_MANUAL_CLEAR_1W0h

Manual reset/clear of internal logic for slice 1.
Bit (0) initiates manual setup of the read DQS gate.
Bit (1) is reset of read entry FIFO pointers.
Bit (2) is reset of master delay min/max lock values.
Bit (3) is manual reset of master delay unlock counter.
Bit (4) is reset of leveling error bit in the leveling status registers.
Bit (5) is clearing of the gate tracking observation register.
Set each bit to 1 to initiate/reset.
WRITE-ONLY

7-1RESERVEDR/WX
0PHY_CALVL_VREF_DRIVING_SLICE_1R/W0h

Indicates if slice 1 is used to drive the VREF value to the device during CA training.

2.5.4.185 DDRSS_PHY_300 Register (Offset = 44B0h) [reset = 00100000h]

DDRSS_PHY_300 is shown in Figure 8-1022 and described in Table 8-2056.

Return to Summary Table.

Table 8-2055 DDRSS_PHY_300 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44B0h
Figure 8-1022 DDRSS_PHY_300 Register
313029282726252423222120191817161514131211109876543210
PHY_LPBK_RESULT_OBS_1
R-00100000h
LEGEND: R = Read Only; -n = value after reset
Table 8-2056 DDRSS_PHY_300 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_LPBK_RESULT_OBS_1R00100000h

Observation register containing loopback status/results for slice 1.
READ-ONLY

2.5.4.186 DDRSS_PHY_301 Register (Offset = 44B4h) [reset = X]

DDRSS_PHY_301 is shown in Figure 8-1023 and described in Table 8-2058.

Return to Summary Table.

Table 8-2057 DDRSS_PHY_301 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44B4h
Figure 8-1023 DDRSS_PHY_301 Register
31302928272625242322212019181716
RESERVEDPHY_MASTER_DLY_LOCK_OBS_1
R-XR-0h
1514131211109876543210
PHY_LPBK_ERROR_COUNT_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2058 DDRSS_PHY_301 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDRX
26-16PHY_MASTER_DLY_LOCK_OBS_1R0h

Observation register containing master delay results for slice 1.
READ-ONLY

15-0PHY_LPBK_ERROR_COUNT_OBS_1R0h

Observation register containing total number of loopback error data for slice 1.
READ-ONLY

2.5.4.187 DDRSS_PHY_302 Register (Offset = 44B8h) [reset = X]

DDRSS_PHY_302 is shown in Figure 8-1024 and described in Table 8-2060.

Return to Summary Table.

Table 8-2059 DDRSS_PHY_302 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44B8h
Figure 8-1024 DDRSS_PHY_302 Register
3130292827262524
PHY_RDDQS_DQ_RISE_ADDER_SLV_DLY_ENC_OBS_1
R-0h
2322212019181716
PHY_MEAS_DLY_STEP_VALUE_1
R-0h
15141312111098
RESERVEDPHY_RDDQS_BASE_SLV_DLY_ENC_OBS_1
R-XR-0h
76543210
RESERVEDPHY_RDDQ_SLV_DLY_ENC_OBS_1
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2060 DDRSS_PHY_302 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_RDDQS_DQ_RISE_ADDER_SLV_DLY_ENC_OBS_1R0h

Observation register containing read DQS DQ rising edge adder slave delay encoded value for slice 1.
READ-ONLY

23-16PHY_MEAS_DLY_STEP_VALUE_1R0h

Observation register containing fraction of the cycle in 1 delay element, numerator with demominator of 512, for slice 1.
READ-ONLY

15RESERVEDRX
14-8PHY_RDDQS_BASE_SLV_DLY_ENC_OBS_1R0h

Observation register containing read DQS base slave delay encoded value for slice 1.
READ-ONLY

7RESERVEDRX
6-0PHY_RDDQ_SLV_DLY_ENC_OBS_1R0h

Observation register containing read DQ slave delay encoded values for slice 1.
READ-ONLY

2.5.4.188 DDRSS_PHY_303 Register (Offset = 44BCh) [reset = X]

DDRSS_PHY_303 is shown in Figure 8-1025 and described in Table 8-2062.

Return to Summary Table.

Table 8-2061 DDRSS_PHY_303 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44BCh
Figure 8-1025 DDRSS_PHY_303 Register
3130292827262524
RESERVEDPHY_WRDQS_BASE_SLV_DLY_ENC_OBS_1
R-XR-0h
2322212019181716
RESERVEDPHY_RDDQS_GATE_SLV_DLY_ENC_OBS_1
R-XR-0h
15141312111098
PHY_RDDQS_GATE_SLV_DLY_ENC_OBS_1
R-0h
76543210
PHY_RDDQS_DQ_FALL_ADDER_SLV_DLY_ENC_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2062 DDRSS_PHY_303 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDRX
30-24PHY_WRDQS_BASE_SLV_DLY_ENC_OBS_1R0h

Observation register containing write DQS base slave delay encoded value for slice 1.
READ-ONLY

23-19RESERVEDRX
18-8PHY_RDDQS_GATE_SLV_DLY_ENC_OBS_1R0h

Observation register containing read DQS gate slave delay encoded value for slice 1.
READ-ONLY

7-0PHY_RDDQS_DQ_FALL_ADDER_SLV_DLY_ENC_OBS_1R0h

Observation register containing read DQS DQ falling edge adder slave delay encoded value for slice 1.
READ-ONLY

2.5.4.189 DDRSS_PHY_304 Register (Offset = 44C0h) [reset = X]

DDRSS_PHY_304 is shown in Figure 8-1026 and described in Table 8-2064.

Return to Summary Table.

Table 8-2063 DDRSS_PHY_304 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44C0h
Figure 8-1026 DDRSS_PHY_304 Register
3130292827262524
RESERVED
R-X
2322212019181716
RESERVEDPHY_WR_SHIFT_OBS_1
R-XR-0h
15141312111098
PHY_WR_ADDER_SLV_DLY_ENC_OBS_1
R-0h
76543210
PHY_WRDQ_BASE_SLV_DLY_ENC_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2064 DDRSS_PHY_304 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDRX
18-16PHY_WR_SHIFT_OBS_1R0h

Observation register containing automatic half cycle and cycle shift values for slice 1.
READ-ONLY

15-8PHY_WR_ADDER_SLV_DLY_ENC_OBS_1R0h

Observation register containing write adder slave delay encoded value for slice 1.
READ-ONLY

7-0PHY_WRDQ_BASE_SLV_DLY_ENC_OBS_1R0h

Observation register containing write DQ base slave delay encoded value for slice 1.
READ-ONLY

2.5.4.190 DDRSS_PHY_305 Register (Offset = 44C4h) [reset = X]

DDRSS_PHY_305 is shown in Figure 8-1027 and described in Table 8-2066.

Return to Summary Table.

Table 8-2065 DDRSS_PHY_305 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44C4h
Figure 8-1027 DDRSS_PHY_305 Register
31302928272625242322212019181716
RESERVEDPHY_WRLVL_HARD1_DELAY_OBS_1
R-XR-0h
1514131211109876543210
RESERVEDPHY_WRLVL_HARD0_DELAY_OBS_1
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2066 DDRSS_PHY_305 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_WRLVL_HARD1_DELAY_OBS_1R0h

Observation register containing write leveling first hard 1 DQS slave delay for slice 1.
READ-ONLY

15-10RESERVEDRX
9-0PHY_WRLVL_HARD0_DELAY_OBS_1R0h

Observation register containing write leveling last hard 0 DQS slave delay for slice 1.
READ-ONLY

2.5.4.191 DDRSS_PHY_306 Register (Offset = 44C8h) [reset = X]

DDRSS_PHY_306 is shown in Figure 8-1028 and described in Table 8-2068.

Return to Summary Table.

Table 8-2067 DDRSS_PHY_306 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44C8h
Figure 8-1028 DDRSS_PHY_306 Register
31302928272625242322212019181716
RESERVEDPHY_WRLVL_STATUS_OBS_1
R-XR-0h
1514131211109876543210
PHY_WRLVL_STATUS_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2068 DDRSS_PHY_306 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDRX
16-0PHY_WRLVL_STATUS_OBS_1R0h

Observation register containing write leveling status for slice 1.
READ-ONLY

2.5.4.192 DDRSS_PHY_307 Register (Offset = 44CCh) [reset = X]

DDRSS_PHY_307 is shown in Figure 8-1029 and described in Table 8-2070.

Return to Summary Table.

Table 8-2069 DDRSS_PHY_307 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44CCh
Figure 8-1029 DDRSS_PHY_307 Register
3130292827262524
RESERVEDPHY_GATE_SMPL2_SLV_DLY_ENC_OBS_1
R-XR-0h
2322212019181716
PHY_GATE_SMPL2_SLV_DLY_ENC_OBS_1
R-0h
15141312111098
RESERVEDPHY_GATE_SMPL1_SLV_DLY_ENC_OBS_1
R-XR-0h
76543210
PHY_GATE_SMPL1_SLV_DLY_ENC_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2070 DDRSS_PHY_307 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_GATE_SMPL2_SLV_DLY_ENC_OBS_1R0h

Observation register containing gate sample2 slave delay encoded values for slice 1.
READ-ONLY

15-10RESERVEDRX
9-0PHY_GATE_SMPL1_SLV_DLY_ENC_OBS_1R0h

Observation register containing gate sample1 slave delay encoded values for slice 1.
READ-ONLY

2.5.4.193 DDRSS_PHY_308 Register (Offset = 44D0h) [reset = X]

DDRSS_PHY_308 is shown in Figure 8-1030 and described in Table 8-2072.

Return to Summary Table.

Table 8-2071 DDRSS_PHY_308 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44D0h
Figure 8-1030 DDRSS_PHY_308 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_HARD0_DELAY_OBS_1
R-XR-0h
1514131211109876543210
PHY_WRLVL_ERROR_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2072 DDRSS_PHY_308 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDRX
29-16PHY_GTLVL_HARD0_DELAY_OBS_1R0h

Observation register containing gate training first hard 0 DQS slave delay for slice 1.
READ-ONLY

15-0PHY_WRLVL_ERROR_OBS_1R0h

Observation register containing write leveling error status for slice 1.
READ-ONLY

2.5.4.194 DDRSS_PHY_309 Register (Offset = 44D4h) [reset = X]

DDRSS_PHY_309 is shown in Figure 8-1031 and described in Table 8-2074.

Return to Summary Table.

Table 8-2073 DDRSS_PHY_309 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44D4h
Figure 8-1031 DDRSS_PHY_309 Register
31302928272625242322212019181716
RESERVED
R-X
1514131211109876543210
RESERVEDPHY_GTLVL_HARD1_DELAY_OBS_1
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2074 DDRSS_PHY_309 Register Field Descriptions
BitFieldTypeResetDescription
31-14RESERVEDRX
13-0PHY_GTLVL_HARD1_DELAY_OBS_1R0h

Observation register containing gate training last hard 1 DQS slave delay for slice 1.
READ-ONLY

2.5.4.195 DDRSS_PHY_310 Register (Offset = 44D8h) [reset = X]

DDRSS_PHY_310 is shown in Figure 8-1032 and described in Table 8-2076.

Return to Summary Table.

Table 8-2075 DDRSS_PHY_310 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44D8h
Figure 8-1032 DDRSS_PHY_310 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_STATUS_OBS_1
R-XR-0h
1514131211109876543210
PHY_GTLVL_STATUS_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2076 DDRSS_PHY_310 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDRX
17-0PHY_GTLVL_STATUS_OBS_1R0h

Observation register containing gate training status for slice 1.
READ-ONLY

2.5.4.196 DDRSS_PHY_311 Register (Offset = 44DCh) [reset = X]

DDRSS_PHY_311 is shown in Figure 8-1033 and described in Table 8-2078.

Return to Summary Table.

Table 8-2077 DDRSS_PHY_311 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44DCh
Figure 8-1033 DDRSS_PHY_311 Register
3130292827262524
RESERVEDPHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_1
R-XR-0h
2322212019181716
PHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_1
R-0h
15141312111098
RESERVEDPHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_1
R-XR-0h
76543210
PHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2078 DDRSS_PHY_311 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_1R0h

Observation register containing read leveling data window trailing edge slave delay setting for slice 1.
READ-ONLY

15-10RESERVEDRX
9-0PHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_1R0h

Observation register containing read leveling data window leading edge slave delay setting for slice 1.
READ-ONLY

2.5.4.197 DDRSS_PHY_312 Register (Offset = 44E0h) [reset = X]

DDRSS_PHY_312 is shown in Figure 8-1034 and described in Table 8-2080.

Return to Summary Table.

Table 8-2079 DDRSS_PHY_312 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44E0h
Figure 8-1034 DDRSS_PHY_312 Register
3130292827262524
RESERVED
R-X
2322212019181716
RESERVED
R-X
15141312111098
RESERVED
R-X
76543210
RESERVEDPHY_RDLVL_RDDQS_DQ_NUM_WINDOWS_OBS_1
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2080 DDRSS_PHY_312 Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDRX
1-0PHY_RDLVL_RDDQS_DQ_NUM_WINDOWS_OBS_1R0h

Observation register containing read leveling number of windows found for slice 1.
READ-ONLY

2.5.4.198 DDRSS_PHY_313 Register (Offset = 44E4h) [reset = 0h]

DDRSS_PHY_313 is shown in Figure 8-1035 and described in Table 8-2082.

Return to Summary Table.

Table 8-2081 DDRSS_PHY_313 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44E4h
Figure 8-1035 DDRSS_PHY_313 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_STATUS_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2082 DDRSS_PHY_313 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_STATUS_OBS_1R0h

Observation register containing read leveling status for slice 1.
READ-ONLY

2.5.4.199 DDRSS_PHY_314 Register (Offset = 44E8h) [reset = 0h]

DDRSS_PHY_314 is shown in Figure 8-1036 and described in Table 8-2084.

Return to Summary Table.

Table 8-2083 DDRSS_PHY_314 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44E8h
Figure 8-1036 DDRSS_PHY_314 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PERIODIC_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2084 DDRSS_PHY_314 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PERIODIC_OBS_1R0h

Observation register containing periodic read leveling status for slice 1.
READ-ONLY

2.5.4.200 DDRSS_PHY_315 Register (Offset = 44ECh) [reset = X]

DDRSS_PHY_315 is shown in Figure 8-1037 and described in Table 8-2086.

Return to Summary Table.

Table 8-2085 DDRSS_PHY_315 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44ECh
Figure 8-1037 DDRSS_PHY_315 Register
31302928272625242322212019181716
RESERVEDPHY_WDQLVL_DQDM_TE_DLY_OBS_1
R-XR-7FFh
1514131211109876543210
RESERVEDPHY_WDQLVL_DQDM_LE_DLY_OBS_1
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2086 DDRSS_PHY_315 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDRX
26-16PHY_WDQLVL_DQDM_TE_DLY_OBS_1R7FFh

Observation register containing write data leveling data window trailing edge slave delay setting for slice 1.
READ-ONLY

15-11RESERVEDRX
10-0PHY_WDQLVL_DQDM_LE_DLY_OBS_1R0h

Observation register containing write data leveling data window leading edge slave delay setting for slice 1.
READ-ONLY

2.5.4.201 DDRSS_PHY_316 Register (Offset = 44F0h) [reset = 0h]

DDRSS_PHY_316 is shown in Figure 8-1038 and described in Table 8-2088.

Return to Summary Table.

Table 8-2087 DDRSS_PHY_316 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44F0h
Figure 8-1038 DDRSS_PHY_316 Register
313029282726252423222120191817161514131211109876543210
PHY_WDQLVL_STATUS_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2088 DDRSS_PHY_316 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_WDQLVL_STATUS_OBS_1R0h

Observation register containing write data leveling status for slice 1.
READ-ONLY

2.5.4.202 DDRSS_PHY_317 Register (Offset = 44F4h) [reset = 0h]

DDRSS_PHY_317 is shown in Figure 8-1039 and described in Table 8-2090.

Return to Summary Table.

Table 8-2089 DDRSS_PHY_317 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44F4h
Figure 8-1039 DDRSS_PHY_317 Register
313029282726252423222120191817161514131211109876543210
PHY_WDQLVL_PERIODIC_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2090 DDRSS_PHY_317 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_WDQLVL_PERIODIC_OBS_1R0h

Observation register containing periodic write data leveling status for slice 1.
READ-ONLY

2.5.4.203 DDRSS_PHY_318 Register (Offset = 44F8h) [reset = X]

DDRSS_PHY_318 is shown in Figure 8-1040 and described in Table 8-2092.

Return to Summary Table.

Table 8-2091 DDRSS_PHY_318 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44F8h
Figure 8-1040 DDRSS_PHY_318 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_DDL_MODE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2092 DDRSS_PHY_318 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-0PHY_DDL_MODE_1R/W0h

DDL mode for slice 1.

2.5.4.204 DDRSS_PHY_319 Register (Offset = 44FCh) [reset = X]

DDRSS_PHY_319 is shown in Figure 8-1041 and described in Table 8-2094.

Return to Summary Table.

Table 8-2093 DDRSS_PHY_319 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 44FCh
Figure 8-1041 DDRSS_PHY_319 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_DDL_MASK_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2094 DDRSS_PHY_319 Register Field Descriptions
BitFieldTypeResetDescription
31-6RESERVEDR/WX
5-0PHY_DDL_MASK_1R/W0h

DDL mask for slice 1.

2.5.4.205 DDRSS_PHY_320 Register (Offset = 4500h) [reset = 0h]

DDRSS_PHY_320 is shown in Figure 8-1042 and described in Table 8-2096.

Return to Summary Table.

Table 8-2095 DDRSS_PHY_320 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4500h
Figure 8-1042 DDRSS_PHY_320 Register
313029282726252423222120191817161514131211109876543210
PHY_DDL_TEST_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2096 DDRSS_PHY_320 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DDL_TEST_OBS_1R0h

DDL test observation for slice 1.
READ-ONLY

2.5.4.206 DDRSS_PHY_321 Register (Offset = 4504h) [reset = 0h]

DDRSS_PHY_321 is shown in Figure 8-1043 and described in Table 8-2098.

Return to Summary Table.

Table 8-2097 DDRSS_PHY_321 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4504h
Figure 8-1043 DDRSS_PHY_321 Register
313029282726252423222120191817161514131211109876543210
PHY_DDL_TEST_MSTR_DLY_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2098 DDRSS_PHY_321 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DDL_TEST_MSTR_DLY_OBS_1R0h

DDL test observation delays for slice 1 master DDL.
READ-ONLY

2.5.4.207 DDRSS_PHY_322 Register (Offset = 4508h) [reset = X]

DDRSS_PHY_322 is shown in Figure 8-1044 and described in Table 8-2100.

Return to Summary Table.

Table 8-2099 DDRSS_PHY_322 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4508h
Figure 8-1044 DDRSS_PHY_322 Register
3130292827262524
RESERVEDPHY_RX_CAL_OVERRIDE_1
R/W-XR/W-0h
2322212019181716
RESERVEDSC_PHY_RX_CAL_START_1
R/W-XW-0h
15141312111098
RESERVEDPHY_LP4_WDQS_OE_EXTEND_1
R/W-XR/W-0h
76543210
PHY_DDL_TRACK_UPD_THRESHOLD_1
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2100 DDRSS_PHY_322 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RX_CAL_OVERRIDE_1R/W0h

Manual setting of RX Calibration enable for slice 1.

23-17RESERVEDR/WX
16SC_PHY_RX_CAL_START_1W0h

Manual RX Calibration start for slice 1.
WRITE-ONLY

15-9RESERVEDR/WX
8PHY_LP4_WDQS_OE_EXTEND_1R/W0h

LPDDR4 write preamble extension enable for slice 1.

7-0PHY_DDL_TRACK_UPD_THRESHOLD_1R/W0h

Specify threshold value for PHY init update tracking for slice 1.

2.5.4.208 DDRSS_PHY_323 Register (Offset = 450Ch) [reset = X]

DDRSS_PHY_323 is shown in Figure 8-1045 and described in Table 8-2102.

Return to Summary Table.

Table 8-2101 DDRSS_PHY_323 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 450Ch
Figure 8-1045 DDRSS_PHY_323 Register
3130292827262524
RESERVEDPHY_RX_CAL_DQ0_1
R/W-XR/W-0h
2322212019181716
PHY_RX_CAL_DQ0_1
R/W-0h
15141312111098
RESERVEDPHY_SLICE_RXCAL_SHUTOFF_FDBK_OE_1
R/W-XR/W-0h
76543210
PHY_RX_CAL_SAMPLE_WAIT_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2102 DDRSS_PHY_323 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ0_1R/W0h

RX Calibration codes for DQ0 for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8PHY_SLICE_RXCAL_SHUTOFF_FDBK_OE_1R/W0h

Data slice power reduction disable for slice 1.

7-0PHY_RX_CAL_SAMPLE_WAIT_1R/W0h

RX Calibration state machine wait count for slice 1.

2.5.4.209 DDRSS_PHY_324 Register (Offset = 4510h) [reset = X]

DDRSS_PHY_324 is shown in Figure 8-1046 and described in Table 8-2104.

Return to Summary Table.

Table 8-2103 DDRSS_PHY_324 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4510h
Figure 8-1046 DDRSS_PHY_324 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ2_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ1_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2104 DDRSS_PHY_324 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ2_1R/W0h

RX Calibration codes for DQ2 for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ1_1R/W0h

RX Calibration codes for DQ1 for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.210 DDRSS_PHY_325 Register (Offset = 4514h) [reset = X]

DDRSS_PHY_325 is shown in Figure 8-1047 and described in Table 8-2106.

Return to Summary Table.

Table 8-2105 DDRSS_PHY_325 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4514h
Figure 8-1047 DDRSS_PHY_325 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ4_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ3_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2106 DDRSS_PHY_325 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ4_1R/W0h

RX Calibration codes for DQ4 for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ3_1R/W0h

RX Calibration codes for DQ3 for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.211 DDRSS_PHY_326 Register (Offset = 4518h) [reset = X]

DDRSS_PHY_326 is shown in Figure 8-1048 and described in Table 8-2108.

Return to Summary Table.

Table 8-2107 DDRSS_PHY_326 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4518h
Figure 8-1048 DDRSS_PHY_326 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ6_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ5_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2108 DDRSS_PHY_326 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ6_1R/W0h

RX Calibration codes for DQ6 for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ5_1R/W0h

RX Calibration codes for DQ5 for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.212 DDRSS_PHY_327 Register (Offset = 451Ch) [reset = X]

DDRSS_PHY_327 is shown in Figure 8-1049 and described in Table 8-2110.

Return to Summary Table.

Table 8-2109 DDRSS_PHY_327 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 451Ch
Figure 8-1049 DDRSS_PHY_327 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ7_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2110 DDRSS_PHY_327 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ7_1R/W0h

RX Calibration codes for DQ7 for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.213 DDRSS_PHY_328 Register (Offset = 4520h) [reset = X]

DDRSS_PHY_328 is shown in Figure 8-1050 and described in Table 8-2112.

Return to Summary Table.

Table 8-2111 DDRSS_PHY_328 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4520h
Figure 8-1050 DDRSS_PHY_328 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_RX_CAL_DM_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2112 DDRSS_PHY_328 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_RX_CAL_DM_1R/W0h

RX Calibration codes for DM for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.214 DDRSS_PHY_329 Register (Offset = 4524h) [reset = X]

DDRSS_PHY_329 is shown in Figure 8-1051 and described in Table 8-2114.

Return to Summary Table.

Table 8-2113 DDRSS_PHY_329 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4524h
Figure 8-1051 DDRSS_PHY_329 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_FDBK_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQS_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2114 DDRSS_PHY_329 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_FDBK_1R/W0h

RX Calibration codes for FDBK for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQS_1R/W0h

RX Calibration codes for DQS for slice 1.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.215 DDRSS_PHY_330 Register (Offset = 4528h) [reset = X]

DDRSS_PHY_330 is shown in Figure 8-1052 and described in Table 8-2116.

Return to Summary Table.

Table 8-2115 DDRSS_PHY_330 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4528h
Figure 8-1052 DDRSS_PHY_330 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_LOCK_OBS_1
R-XR-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_OBS_1
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2116 DDRSS_PHY_330 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDRX
24-16PHY_RX_CAL_LOCK_OBS_1R0h

RX Calibration lock results for slice 1.
Bit (
3:0) is the state machine rx_cal_sm.
Bit (4) is the rx_cal_done signal.
READ-ONLY

15-11RESERVEDRX
10-0PHY_RX_CAL_OBS_1R0h

RX Calibration results for slice 1.
Bits (
7:0) contain calibration results from DQ
0-7.
Bit (8) contains calibration result from DM.
Bit (9) contains calibration result from DQS.
Bit (10) contains calibration result from FDBK.
READ-ONLY

2.5.4.216 DDRSS_PHY_331 Register (Offset = 452Ch) [reset = X]

DDRSS_PHY_331 is shown in Figure 8-1053 and described in Table 8-2118.

Return to Summary Table.

Table 8-2117 DDRSS_PHY_331 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 452Ch
Figure 8-1053 DDRSS_PHY_331 Register
3130292827262524
RESERVEDPHY_RX_CAL_COMP_VAL_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RX_CAL_DIFF_ADJUST_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RX_CAL_SE_ADJUST_1
R/W-XR/W-0h
76543210
RESERVEDPHY_RX_CAL_DISABLE_1
R/W-XR/W-1h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2118 DDRSS_PHY_331 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RX_CAL_COMP_VAL_1R/W0h

Expected C value from RX pad for slice 1.

23RESERVEDR/WX
22-16PHY_RX_CAL_DIFF_ADJUST_1R/W0h

Fine adjustment for Single-Ended RX pad of RX CAL V2 for slice 1.

15RESERVEDR/WX
14-8PHY_RX_CAL_SE_ADJUST_1R/W0h

Fine adjustment for Single-Ended RX pad of RX CAL V2 for slice 1.

7-1RESERVEDR/WX
0PHY_RX_CAL_DISABLE_1R/W1h

RX CAL disable signal for slice 1, set 1 to bypass the rx calibration

2.5.4.217 DDRSS_PHY_332 Register (Offset = 4530h) [reset = X]

DDRSS_PHY_332 is shown in Figure 8-1054 and described in Table 8-2120.

Return to Summary Table.

Table 8-2119 DDRSS_PHY_332 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4530h
Figure 8-1054 DDRSS_PHY_332 Register
31302928272625242322212019181716
RESERVEDPHY_PAD_RX_BIAS_EN_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_INDEX_MASK_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2120 DDRSS_PHY_332 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_PAD_RX_BIAS_EN_1R/W0h

Controls RX_BIAS_EN pin for each pad for slice 1.

15-12RESERVEDR/WX
11-0PHY_RX_CAL_INDEX_MASK_1R/W0h

RX offset calibration mask of all RX pad for slice 1.

2.5.4.218 DDRSS_PHY_333 Register (Offset = 4534h) [reset = X]

DDRSS_PHY_333 is shown in Figure 8-1055 and described in Table 8-2122.

Return to Summary Table.

Table 8-2121 DDRSS_PHY_333 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4534h
Figure 8-1055 DDRSS_PHY_333 Register
3130292827262524
RESERVEDPHY_DATA_DC_WEIGHT_1
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_CAL_TIMEOUT_1
R/W-0h
15141312111098
PHY_DATA_DC_CAL_SAMPLE_WAIT_1
R/W-0h
76543210
RESERVEDPHY_STATIC_TOG_DISABLE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2122 DDRSS_PHY_333 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_DATA_DC_WEIGHT_1R/W0h

Determines weight of average calculating for slice 1.

23-16PHY_DATA_DC_CAL_TIMEOUT_1R/W0h

Determines timeout number of iteration for slice 1.

15-8PHY_DATA_DC_CAL_SAMPLE_WAIT_1R/W0h

Determines number of cycles to wait for each sample for slice 1.

7-5RESERVEDR/WX
4-0PHY_STATIC_TOG_DISABLE_1R/W0h

Control to disable toggle during static activity for slice 1.
bit
0: Write path delay line disable
bit
1: Read path delay line disable
bit
2: Read data path disable
bit
3: clk_phy disable
bit
4: master delay line disable.

2.5.4.219 DDRSS_PHY_334 Register (Offset = 4538h) [reset = X]

DDRSS_PHY_334 is shown in Figure 8-1056 and described in Table 8-2124.

Return to Summary Table.

Table 8-2123 DDRSS_PHY_334 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4538h
Figure 8-1056 DDRSS_PHY_334 Register
3130292827262524
RESERVEDPHY_DATA_DC_ADJUST_DIRECT_1
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_ADJUST_THRSHLD_1
R/W-0h
15141312111098
PHY_DATA_DC_ADJUST_SAMPLE_CNT_1
R/W-0h
76543210
RESERVEDPHY_DATA_DC_ADJUST_START_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2124 DDRSS_PHY_334 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_DATA_DC_ADJUST_DIRECT_1R/W0h

Adjust direction for slice 1.

23-16PHY_DATA_DC_ADJUST_THRSHLD_1R/W0h

Duty cycle adjust threshold around the mid-point for slice 1.

15-8PHY_DATA_DC_ADJUST_SAMPLE_CNT_1R/W0h

Duty cycle adjust sample count for slice 1.

7-6RESERVEDR/WX
5-0PHY_DATA_DC_ADJUST_START_1R/W0h

Duty cycle adjust starting value for slice 1.

2.5.4.220 DDRSS_PHY_335 Register (Offset = 453Ch) [reset = X]

DDRSS_PHY_335 is shown in Figure 8-1057 and described in Table 8-2126.

Return to Summary Table.

Table 8-2125 DDRSS_PHY_335 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 453Ch
Figure 8-1057 DDRSS_PHY_335 Register
3130292827262524
RESERVEDPHY_FDBK_PWR_CTRL_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_DATA_DC_SW_RANK_1
R/W-XR/W-1h
15141312111098
RESERVEDPHY_DATA_DC_CAL_START_1
R/W-XR/W-0h
76543210
RESERVEDPHY_DATA_DC_CAL_POLARITY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2126 DDRSS_PHY_335 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_FDBK_PWR_CTRL_1R/W0h

Shutoff gate feedback IO to reduce power for slice 1.

23-18RESERVEDR/WX
17-16PHY_DATA_DC_SW_RANK_1R/W1h

Rank selection for software based duty cycle correction for slice 1.

15-9RESERVEDR/WX
8PHY_DATA_DC_CAL_START_1R/W0h

Manual trigger for DCC for slice 1.

7-1RESERVEDR/WX
0PHY_DATA_DC_CAL_POLARITY_1R/W0h

Calibration polarity for slice 1.

2.5.4.221 DDRSS_PHY_336 Register (Offset = 4540h) [reset = X]

DDRSS_PHY_336 is shown in Figure 8-1058 and described in Table 8-2128.

Return to Summary Table.

Table 8-2127 DDRSS_PHY_336 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4540h
Figure 8-1058 DDRSS_PHY_336 Register
3130292827262524
RESERVEDPHY_SLICE_PWR_RDC_DISABLE_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_DCC_RXCAL_CTRL_GATE_DISABLE_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDPATH_GATE_DISABLE_1
R/W-XR/W-0h
76543210
RESERVEDPHY_SLV_DLY_CTRL_GATE_DISABLE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2128 DDRSS_PHY_336 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_SLICE_PWR_RDC_DISABLE_1R/W0h

Data slice power reduction disable for slice 1.

23-17RESERVEDR/WX
16PHY_DCC_RXCAL_CTRL_GATE_DISABLE_1R/W0h

Data slice DCC and RX_CAL block power reduction disable for slice 1.

15-9RESERVEDR/WX
8PHY_RDPATH_GATE_DISABLE_1R/W0h

Data slice read path power reduction disable for slice 1.

7-1RESERVEDR/WX
0PHY_SLV_DLY_CTRL_GATE_DISABLE_1R/W0h

Data slice slv_dly_control block power reduction disable for slice 1.

2.5.4.222 DDRSS_PHY_337 Register (Offset = 4544h) [reset = X]

DDRSS_PHY_337 is shown in Figure 8-1059 and described in Table 8-2130.

Return to Summary Table.

Table 8-2129 DDRSS_PHY_337 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4544h
Figure 8-1059 DDRSS_PHY_337 Register
31302928272625242322212019181716
RESERVEDPHY_DS_FSM_ERROR_INFO_1
R/W-XR-0h
1514131211109876543210
RESERVEDPHY_PARITY_ERROR_REGIF_1
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-2130 DDRSS_PHY_337 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16PHY_DS_FSM_ERROR_INFO_1R0h

Data slice level FSM Error Info for slice 1.
READ-ONLY

15-11RESERVEDR/WX
10-0PHY_PARITY_ERROR_REGIF_1R/W0h

Inject parity error to register interface signals for slice 1.

2.5.4.223 DDRSS_PHY_338 Register (Offset = 4548h) [reset = X]

DDRSS_PHY_338 is shown in Figure 8-1060 and described in Table 8-2132.

Return to Summary Table.

Table 8-2131 DDRSS_PHY_338 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4548h
Figure 8-1060 DDRSS_PHY_338 Register
3130292827262524
RESERVEDSC_PHY_DS_FSM_ERROR_INFO_WOCLR_1
R/W-XW-0h
2322212019181716
SC_PHY_DS_FSM_ERROR_INFO_WOCLR_1
W-0h
15141312111098
RESERVEDPHY_DS_FSM_ERROR_INFO_MASK_1
R/W-XR/W-0h
76543210
PHY_DS_FSM_ERROR_INFO_MASK_1
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2132 DDRSS_PHY_338 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16SC_PHY_DS_FSM_ERROR_INFO_WOCLR_1W0h

Data slice level FSM Error Info for slice 1.
WRITE-ONLY

15-14RESERVEDR/WX
13-0PHY_DS_FSM_ERROR_INFO_MASK_1R/W0h

Data slice level FSM Error Info Mask for slice 1.

2.5.4.224 DDRSS_PHY_339 Register (Offset = 454Ch) [reset = X]

DDRSS_PHY_339 is shown in Figure 8-1061 and described in Table 8-2134.

Return to Summary Table.

Table 8-2133 DDRSS_PHY_339 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 454Ch
Figure 8-1061 DDRSS_PHY_339 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDSC_PHY_DS_TRAIN_CALIB_ERROR_INFO_WOCLR_1
R/W-XW-0h
15141312111098
RESERVEDPHY_DS_TRAIN_CALIB_ERROR_INFO_MASK_1
R/W-XR/W-0h
76543210
RESERVEDPHY_DS_TRAIN_CALIB_ERROR_INFO_1
R/W-XR-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2134 DDRSS_PHY_339 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16SC_PHY_DS_TRAIN_CALIB_ERROR_INFO_WOCLR_1W0h

Data slice level training/calibration Error Info for slice 1.
WRITE-ONLY

15-13RESERVEDR/WX
12-8PHY_DS_TRAIN_CALIB_ERROR_INFO_MASK_1R/W0h

Data slice level training/calibration Error Info Mask for slice 1.

7-5RESERVEDR/WX
4-0PHY_DS_TRAIN_CALIB_ERROR_INFO_1R0h

Data slice level training/calibration Error Info for slice 1.
READ-ONLY

2.5.4.225 DDRSS_PHY_340 Register (Offset = 4550h) [reset = X]

DDRSS_PHY_340 is shown in Figure 8-1062 and described in Table 8-2136.

Return to Summary Table.

Table 8-2135 DDRSS_PHY_340 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4550h
Figure 8-1062 DDRSS_PHY_340 Register
3130292827262524
RESERVEDPHY_DQS_TSEL_ENABLE_1
R/W-XR/W-0h
2322212019181716
PHY_DQ_TSEL_SELECT_1
R/W-0h
15141312111098
PHY_DQ_TSEL_SELECT_1
R/W-0h
76543210
RESERVEDPHY_DQ_TSEL_ENABLE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2136 DDRSS_PHY_340 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_DQS_TSEL_ENABLE_1R/W0h

Operation type tsel enables for DQS signals for slice 1.
Bit (0) enables tsel_en during read cycles.
Bit (1) enables tsel_en during write cycles.
Bit (2) enables tsel_en during idle cycles.
Set each bit to 1 to enable.

23-8PHY_DQ_TSEL_SELECT_1R/W0h

Operation type tsel select values for DQ/DM signals for slice 1.

7-3RESERVEDR/WX
2-0PHY_DQ_TSEL_ENABLE_1R/W0h

Operation type tsel enables for DQ/DM signals for slice 1.
Bit (0) enables tsel_en during read cycles.
Bit (1) enables tsel_en during write cycles.
Bit (2) enables tsel_en during idle cycles.
Set each bit to 1 to enable.

2.5.4.226 DDRSS_PHY_341 Register (Offset = 4554h) [reset = X]

DDRSS_PHY_341 is shown in Figure 8-1063 and described in Table 8-2138.

Return to Summary Table.

Table 8-2137 DDRSS_PHY_341 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4554h
Figure 8-1063 DDRSS_PHY_341 Register
3130292827262524
RESERVEDPHY_VREF_INITIAL_START_POINT_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_TWO_CYC_PREAMBLE_1
R/W-XR/W-0h
15141312111098
PHY_DQS_TSEL_SELECT_1
R/W-0h
76543210
PHY_DQS_TSEL_SELECT_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2138 DDRSS_PHY_341 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-24PHY_VREF_INITIAL_START_POINT_1R/W0h

Data slice initial VREF training start value for slice 1.

23-18RESERVEDR/WX
17-16PHY_TWO_CYC_PREAMBLE_1R/W0h

2 cycle preamble support for slice 1.
Bit (0) controls the 2 cycle read preamble.
Bit (1) controls the 2 cycle write preamble.
Set each bit to 1 to enable.

15-0PHY_DQS_TSEL_SELECT_1R/W0h

Operation type tsel select values for DQS signals for slice 1.

2.5.4.227 DDRSS_PHY_342 Register (Offset = 4558h) [reset = X]

DDRSS_PHY_342 is shown in Figure 8-1064 and described in Table 8-2140.

Return to Summary Table.

Table 8-2139 DDRSS_PHY_342 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4558h
Figure 8-1064 DDRSS_PHY_342 Register
3130292827262524
PHY_NTP_WDQ_STEP_SIZE_1
R/W-0h
2322212019181716
RESERVEDPHY_NTP_TRAIN_EN_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_VREF_TRAINING_CTRL_1
R/W-XR/W-0h
76543210
RESERVEDPHY_VREF_INITIAL_STOP_POINT_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2140 DDRSS_PHY_342 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_NTP_WDQ_STEP_SIZE_1R/W0h

Step size of WR DQ slave delay during No-Topology training for slice 1.

23-17RESERVEDR/WX
16PHY_NTP_TRAIN_EN_1R/W0h

Enable for No-Topology training for slice 1.

15-10RESERVEDR/WX
9-8PHY_VREF_TRAINING_CTRL_1R/W0h

Data slice vref training enable control for slice 1.

7RESERVEDR/WX
6-0PHY_VREF_INITIAL_STOP_POINT_1R/W0h

Data slice initial VREF training stop value for slice 1.

2.5.4.228 DDRSS_PHY_343 Register (Offset = 455Ch) [reset = X]

DDRSS_PHY_343 is shown in Figure 8-1065 and described in Table 8-2142.

Return to Summary Table.

Table 8-2141 DDRSS_PHY_343 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 455Ch
Figure 8-1065 DDRSS_PHY_343 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_WDQ_STOP_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_WDQ_START_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2142 DDRSS_PHY_343 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_NTP_WDQ_STOP_1R/W0h

End of WR DQ slave delay in No-Topology training for slice 1.

15-11RESERVEDR/WX
10-0PHY_NTP_WDQ_START_1R/W0h

Starting WR DQ slave delay in No-Topology training for slice 1.

2.5.4.229 DDRSS_PHY_344 Register (Offset = 4560h) [reset = X]

DDRSS_PHY_344 is shown in Figure 8-1066 and described in Table 8-2144.

Return to Summary Table.

Table 8-2143 DDRSS_PHY_344 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4560h
Figure 8-1066 DDRSS_PHY_344 Register
3130292827262524
RESERVEDPHY_SW_WDQLVL_DVW_MIN_EN_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WDQLVL_DVW_MIN_1
R/W-XR/W-0h
15141312111098
PHY_WDQLVL_DVW_MIN_1
R/W-0h
76543210
PHY_NTP_WDQ_BIT_EN_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2144 DDRSS_PHY_344 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_SW_WDQLVL_DVW_MIN_EN_1R/W0h

SW override to enable use of PHY_WDQLVL_DVW_MIN for slice 1.

23-18RESERVEDR/WX
17-8PHY_WDQLVL_DVW_MIN_1R/W0h

Minimum data valid window across DQs and ranks for slice 1.

7-0PHY_NTP_WDQ_BIT_EN_1R/W0h

Enable Bit for WR DQ during No-Topology training for slice 1.

2.5.4.230 DDRSS_PHY_345 Register (Offset = 4564h) [reset = X]

DDRSS_PHY_345 is shown in Figure 8-1067 and described in Table 8-2146.

Return to Summary Table.

Table 8-2145 DDRSS_PHY_345 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4564h
Figure 8-1067 DDRSS_PHY_345 Register
3130292827262524
RESERVEDPHY_PAD_RX_DCD_0_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_TX_DCD_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_FAST_LVL_EN_1
R/W-XR/W-0h
76543210
RESERVEDPHY_WDQLVL_PER_START_OFFSET_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2146 DDRSS_PHY_345 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_RX_DCD_0_1R/W0h

Controls RX_DCD pin for each pad for slice 1.

23-21RESERVEDR/WX
20-16PHY_PAD_TX_DCD_1R/W0h

Controls TX_DCD pin for each pad for slice 1.

15-12RESERVEDR/WX
11-8PHY_FAST_LVL_EN_1R/W0h

Enable for fast multi-pattern window search for slice 1.

7-6RESERVEDR/WX
5-0PHY_WDQLVL_PER_START_OFFSET_1R/W0h

Peridic training start point offset for slice 1.

2.5.4.231 DDRSS_PHY_346 Register (Offset = 4568h) [reset = X]

DDRSS_PHY_346 is shown in Figure 8-1068 and described in Table 8-2148.

Return to Summary Table.

Table 8-2147 DDRSS_PHY_346 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4568h
Figure 8-1068 DDRSS_PHY_346 Register
3130292827262524
RESERVEDPHY_PAD_RX_DCD_4_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_RX_DCD_3_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_RX_DCD_2_1
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_RX_DCD_1_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2148 DDRSS_PHY_346 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_RX_DCD_4_1R/W0h

Controls RX_DCD pin for each pad for slice 1.

23-21RESERVEDR/WX
20-16PHY_PAD_RX_DCD_3_1R/W0h

Controls RX_DCD pin for each pad for slice 1.

15-13RESERVEDR/WX
12-8PHY_PAD_RX_DCD_2_1R/W0h

Controls RX_DCD pin for each pad for slice 1.

7-5RESERVEDR/WX
4-0PHY_PAD_RX_DCD_1_1R/W0h

Controls RX_DCD pin for each pad for slice 1.

2.5.4.232 DDRSS_PHY_347 Register (Offset = 456Ch) [reset = X]

DDRSS_PHY_347 is shown in Figure 8-1069 and described in Table 8-2150.

Return to Summary Table.

Table 8-2149 DDRSS_PHY_347 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 456Ch
Figure 8-1069 DDRSS_PHY_347 Register
3130292827262524
RESERVEDPHY_PAD_DM_RX_DCD_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_RX_DCD_7_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_RX_DCD_6_1
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_RX_DCD_5_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2150 DDRSS_PHY_347 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_DM_RX_DCD_1R/W0h

Controls RX_DCD pin for dm pad for slice 1.

23-21RESERVEDR/WX
20-16PHY_PAD_RX_DCD_7_1R/W0h

Controls RX_DCD pin for each pad for slice 1.

15-13RESERVEDR/WX
12-8PHY_PAD_RX_DCD_6_1R/W0h

Controls RX_DCD pin for each pad for slice 1.

7-5RESERVEDR/WX
4-0PHY_PAD_RX_DCD_5_1R/W0h

Controls RX_DCD pin for each pad for slice 1.

2.5.4.233 DDRSS_PHY_348 Register (Offset = 4570h) [reset = X]

DDRSS_PHY_348 is shown in Figure 8-1070 and described in Table 8-2152.

Return to Summary Table.

Table 8-2151 DDRSS_PHY_348 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4570h
Figure 8-1070 DDRSS_PHY_348 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_PAD_DSLICE_IO_CFG_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_FDBK_RX_DCD_1
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_DQS_RX_DCD_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2152 DDRSS_PHY_348 Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR/WX
21-16PHY_PAD_DSLICE_IO_CFG_1R/W0h

Controls PCLK/PARK pin for pad for slice 1.

15-13RESERVEDR/WX
12-8PHY_PAD_FDBK_RX_DCD_1R/W0h

Controls RX_DCD pin for fdbk pad for slice 1.

7-5RESERVEDR/WX
4-0PHY_PAD_DQS_RX_DCD_1R/W0h

Controls RX_DCD pin for dqs pad for slice 1.

2.5.4.234 DDRSS_PHY_349 Register (Offset = 4574h) [reset = X]

DDRSS_PHY_349 is shown in Figure 8-1071 and described in Table 8-2154.

Return to Summary Table.

Table 8-2153 DDRSS_PHY_349 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4574h
Figure 8-1071 DDRSS_PHY_349 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ1_SLAVE_DELAY_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ0_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2154 DDRSS_PHY_349 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ1_SLAVE_DELAY_1R/W0h

Read DQ1 slave delay setting for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQ0_SLAVE_DELAY_1R/W0h

Read DQ0 slave delay setting for slice 1.

2.5.4.235 DDRSS_PHY_350 Register (Offset = 4578h) [reset = X]

DDRSS_PHY_350 is shown in Figure 8-1072 and described in Table 8-2156.

Return to Summary Table.

Table 8-2155 DDRSS_PHY_350 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4578h
Figure 8-1072 DDRSS_PHY_350 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ3_SLAVE_DELAY_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ2_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2156 DDRSS_PHY_350 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ3_SLAVE_DELAY_1R/W0h

Read DQ3 slave delay setting for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQ2_SLAVE_DELAY_1R/W0h

Read DQ2 slave delay setting for slice 1.

2.5.4.236 DDRSS_PHY_351 Register (Offset = 457Ch) [reset = X]

DDRSS_PHY_351 is shown in Figure 8-1073 and described in Table 8-2158.

Return to Summary Table.

Table 8-2157 DDRSS_PHY_351 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 457Ch
Figure 8-1073 DDRSS_PHY_351 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ5_SLAVE_DELAY_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ4_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2158 DDRSS_PHY_351 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ5_SLAVE_DELAY_1R/W0h

Read DQ5 slave delay setting for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQ4_SLAVE_DELAY_1R/W0h

Read DQ4 slave delay setting for slice 1.

2.5.4.237 DDRSS_PHY_352 Register (Offset = 4580h) [reset = X]

DDRSS_PHY_352 is shown in Figure 8-1074 and described in Table 8-2160.

Return to Summary Table.

Table 8-2159 DDRSS_PHY_352 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4580h
Figure 8-1074 DDRSS_PHY_352 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ7_SLAVE_DELAY_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ6_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2160 DDRSS_PHY_352 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ7_SLAVE_DELAY_1R/W0h

Read DQ7 slave delay setting for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQ6_SLAVE_DELAY_1R/W0h

Read DQ6 slave delay setting for slice 1.

2.5.4.238 DDRSS_PHY_353 Register (Offset = 4584h) [reset = X]

DDRSS_PHY_353 is shown in Figure 8-1075 and described in Table 8-2162.

Return to Summary Table.

Table 8-2161 DDRSS_PHY_353 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4584h
Figure 8-1075 DDRSS_PHY_353 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DATA_DC_CAL_CLK_SEL_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDM_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDM_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2162 DDRSS_PHY_353 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR/WX
18-16PHY_DATA_DC_CAL_CLK_SEL_1R/W0h

Determines DCC CAL clock for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDM_SLAVE_DELAY_1R/W0h

Read DM/DBI slave delay setting for slice 1.
May be used for data swap.

2.5.4.239 DDRSS_PHY_354 Register (Offset = 4588h) [reset = 0h]

DDRSS_PHY_354 is shown in Figure 8-1076 and described in Table 8-2164.

Return to Summary Table.

Table 8-2163 DDRSS_PHY_354 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4588h
Figure 8-1076 DDRSS_PHY_354 Register
31302928272625242322212019181716
PHY_DQS_OE_TIMING_1PHY_DQ_TSEL_WR_TIMING_1
R/W-0hR/W-0h
1514131211109876543210
PHY_DQ_TSEL_RD_TIMING_1PHY_DQ_OE_TIMING_1
R/W-0hR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2164 DDRSS_PHY_354 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DQS_OE_TIMING_1R/W0h

Start/end timing values for DQS output enable signals for slice 1.

23-16PHY_DQ_TSEL_WR_TIMING_1R/W0h

Start/end timing values for DQ/DM write based termination enable and select signals for slice 1.

15-8PHY_DQ_TSEL_RD_TIMING_1R/W0h

Start/end timing values for DQ/DM read based termination enable and select signals for slice 1.

7-0PHY_DQ_OE_TIMING_1R/W0h

Start/end timing values for DQ/DM output enable signals for slice 1.

2.5.4.240 DDRSS_PHY_355 Register (Offset = 458Ch) [reset = X]

DDRSS_PHY_355 is shown in Figure 8-1077 and described in Table 8-2166.

Return to Summary Table.

Table 8-2165 DDRSS_PHY_355 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 458Ch
Figure 8-1077 DDRSS_PHY_355 Register
3130292827262524
PHY_DQS_TSEL_WR_TIMING_1
R/W-0h
2322212019181716
PHY_DQS_OE_RD_TIMING_1
R/W-0h
15141312111098
PHY_DQS_TSEL_RD_TIMING_1
R/W-0h
76543210
RESERVEDPHY_IO_PAD_DELAY_TIMING_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2166 DDRSS_PHY_355 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DQS_TSEL_WR_TIMING_1R/W0h

Start/end timing values for DQS write based termination enable and select signals for slice 1.

23-16PHY_DQS_OE_RD_TIMING_1R/W0h

Start/end timing values for DQS read based OE extension for slice 1.

15-8PHY_DQS_TSEL_RD_TIMING_1R/W0h

Start/end timing values for DQS read based termination enable and select signals for slice 1.

7-4RESERVEDR/WX
3-0PHY_IO_PAD_DELAY_TIMING_1R/W0h

Feedback pad's OPAD and IPAD delay timing for slice 1.

2.5.4.241 DDRSS_PHY_356 Register (Offset = 4590h) [reset = X]

DDRSS_PHY_356 is shown in Figure 8-1078 and described in Table 8-2168.

Return to Summary Table.

Table 8-2167 DDRSS_PHY_356 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4590h
Figure 8-1078 DDRSS_PHY_356 Register
31302928272625242322212019181716
RESERVEDPHY_PAD_VREF_CTRL_DQ_1
R/W-XR/W-0h
1514131211109876543210
PHY_VREF_SETTING_TIME_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2168 DDRSS_PHY_356 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-16PHY_PAD_VREF_CTRL_DQ_1R/W0h

Pad VREF control settings for DQ slice 1.

  • Bits[27-24] = MODE
  • Bits[23] = EN
  • Bits[22-16] = VREFSEL
15-0PHY_VREF_SETTING_TIME_1R/W0h

Number of cycles for vref settle after setting is changed for slice 1.

2.5.4.242 DDRSS_PHY_357 Register (Offset = 4594h) [reset = X]

DDRSS_PHY_357 is shown in Figure 8-1079 and described in Table 8-2170.

Return to Summary Table.

Table 8-2169 DDRSS_PHY_357 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4594h
Figure 8-1079 DDRSS_PHY_357 Register
3130292827262524
RESERVEDPHY_RDDATA_EN_IE_DLY_1
R/W-XR/W-0h
2322212019181716
PHY_DQS_IE_TIMING_1
R/W-0h
15141312111098
PHY_DQ_IE_TIMING_1
R/W-0h
76543210
RESERVEDPHY_PER_CS_TRAINING_EN_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2170 DDRSS_PHY_357 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_RDDATA_EN_IE_DLY_1R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for input enable generation for slice 1.

23-16PHY_DQS_IE_TIMING_1R/W0h

Start/end timing values for DQS input enable signals for slice 1.

15-8PHY_DQ_IE_TIMING_1R/W0h

Start/end timing values for DQ/DM input enable signals for slice 1.

7-1RESERVEDR/WX
0PHY_PER_CS_TRAINING_EN_1R/W0h

Enables the per-rank training and read/write timing capabilities for slice 1.
Must have same value in all slices.

2.5.4.243 DDRSS_PHY_358 Register (Offset = 4598h) [reset = X]

DDRSS_PHY_358 is shown in Figure 8-1080 and described in Table 8-2172.

Return to Summary Table.

Table 8-2171 DDRSS_PHY_358 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4598h
Figure 8-1080 DDRSS_PHY_358 Register
3130292827262524
RESERVEDPHY_RDDATA_EN_OE_DLY_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RDDATA_EN_TSEL_DLY_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_DBI_MODE_1
R/W-XR/W-0h
76543210
RESERVEDPHY_IE_MODE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2172 DDRSS_PHY_358 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_RDDATA_EN_OE_DLY_1R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for LP4 OE extension generation for slice 1.

23-21RESERVEDR/WX
20-16PHY_RDDATA_EN_TSEL_DLY_1R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for TSEL enable generation for slice 1.

15-9RESERVEDR/WX
8PHY_DBI_MODE_1R/W0h

DBI mode for slice 1.
Bit (0) enables return of DBI read data.

7-2RESERVEDR/WX
1-0PHY_IE_MODE_1R/W0h

Input enable mode bits for slice 1.
Bit (0) enables the mode where the input enables are always on
set to 1 to enable.
Bit (1) disables the input enable on the DM signal
set to 1 to disable.

2.5.4.244 DDRSS_PHY_359 Register (Offset = 459Ch) [reset = X]

DDRSS_PHY_359 is shown in Figure 8-1081 and described in Table 8-2174.

Return to Summary Table.

Table 8-2173 DDRSS_PHY_359 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 459Ch
Figure 8-1081 DDRSS_PHY_359 Register
3130292827262524
RESERVEDPHY_MASTER_DELAY_STEP_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_MASTER_DELAY_START_1
R/W-XR/W-0h
15141312111098
PHY_MASTER_DELAY_START_1
R/W-0h
76543210
RESERVEDPHY_SW_MASTER_MODE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2174 DDRSS_PHY_359 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_MASTER_DELAY_STEP_1R/W0h

Incremental step size for master delay line locking algorithm for slice 1.

23-19RESERVEDR/WX
18-8PHY_MASTER_DELAY_START_1R/W0h

Start value for master delay line locking algorithm for slice 1.

7-4RESERVEDR/WX
3-0PHY_SW_MASTER_MODE_1R/W0h

Master delay line override settings for slice 1.
Bit (0) enables software half clock mode.
Bit (1) is the software half clock mode value.
Bit (2) enables software bypass mode.
Bit (3) is the software bypass mode value.

2.5.4.245 DDRSS_PHY_360 Register (Offset = 45A0h) [reset = X]

DDRSS_PHY_360 is shown in Figure 8-1082 and described in Table 8-2176.

Return to Summary Table.

Table 8-2175 DDRSS_PHY_360 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45A0h
Figure 8-1082 DDRSS_PHY_360 Register
3130292827262524
PHY_WRLVL_DLY_STEP_1
R/W-0h
2322212019181716
RESERVEDPHY_RPTR_UPDATE_1
R/W-XR/W-0h
15141312111098
PHY_MASTER_DELAY_HALF_MEASURE_1
R/W-0h
76543210
PHY_MASTER_DELAY_WAIT_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2176 DDRSS_PHY_360 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_WRLVL_DLY_STEP_1R/W0h

DQS slave delay step size during write leveling for slice 1.

23-20RESERVEDR/WX
19-16PHY_RPTR_UPDATE_1R/W0h

Offset in cycles from the dfi_rddata_en signal to release data from the entry FIFO for slice 1.

15-8PHY_MASTER_DELAY_HALF_MEASURE_1R/W0h

Defines the number of delay line elements to be considered in determing whether to lock to a half clock cycle in the data slice master for slice 1.

7-0PHY_MASTER_DELAY_WAIT_1R/W0h

Wait cycles for master delay line locking algorithm for slice 1.
Bits (
3:0) are the cycle wait count after a calibration clock setting change.
Bits (
7:4) are the cycle wait count after a master delay setting change.

2.5.4.246 DDRSS_PHY_361 Register (Offset = 45A4h) [reset = X]

DDRSS_PHY_361 is shown in Figure 8-1083 and described in Table 8-2178.

Return to Summary Table.

Table 8-2177 DDRSS_PHY_361 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45A4h
Figure 8-1083 DDRSS_PHY_361 Register
3130292827262524
RESERVEDPHY_GTLVL_RESP_WAIT_CNT_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_GTLVL_DLY_STEP_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WRLVL_RESP_WAIT_CNT_1
R/W-XR/W-0h
76543210
RESERVEDPHY_WRLVL_DLY_FINE_STEP_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2178 DDRSS_PHY_361 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_GTLVL_RESP_WAIT_CNT_1R/W0h

Number of cycles + 4 to wait between dfi_rddata_en and the sampling of the DQS during gate training for slice 1.
The valid range is 0x0 to 0xB.

23-20RESERVEDR/WX
19-16PHY_GTLVL_DLY_STEP_1R/W0h

DQS slave delay step size during gate training for slice 1.

15-14RESERVEDR/WX
13-8PHY_WRLVL_RESP_WAIT_CNT_1R/W0h

Number of cycles to wait between dfi_wrlvl_strobe and the sampling of the DQs during write leveling for slice 1.

7-4RESERVEDR/WX
3-0PHY_WRLVL_DLY_FINE_STEP_1R/W0h

DQS slave delay fine step size during write leveling for slice 1.

2.5.4.247 DDRSS_PHY_362 Register (Offset = 45A8h) [reset = X]

DDRSS_PHY_362 is shown in Figure 8-1084 and described in Table 8-2180.

Return to Summary Table.

Table 8-2179 DDRSS_PHY_362 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45A8h
Figure 8-1084 DDRSS_PHY_362 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_FINAL_STEP_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_GTLVL_BACK_STEP_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2180 DDRSS_PHY_362 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_GTLVL_FINAL_STEP_1R/W0h

Final backup step delay used in gate training algorithm for slice 1.

15-10RESERVEDR/WX
9-0PHY_GTLVL_BACK_STEP_1R/W0h

Interim backup step delay used in gate training algorithm for slice 1.

2.5.4.248 DDRSS_PHY_363 Register (Offset = 45ACh) [reset = X]

DDRSS_PHY_363 is shown in Figure 8-1085 and described in Table 8-2182.

Return to Summary Table.

Table 8-2181 DDRSS_PHY_363 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45ACh
Figure 8-1085 DDRSS_PHY_363 Register
3130292827262524
RESERVEDPHY_RDLVL_DLY_STEP_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_TOGGLE_PRE_SUPPORT_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WDQLVL_QTR_DLY_STEP_1
R/W-XR/W-0h
76543210
PHY_WDQLVL_DLY_STEP_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2182 DDRSS_PHY_363 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_RDLVL_DLY_STEP_1R/W0h

DQS slave delay step size during read leveling for slice 1.

23-17RESERVEDR/WX
16PHY_TOGGLE_PRE_SUPPORT_1R/W0h

Support the toggle read preamble for LPDDR4 for slice 1.

15-12RESERVEDR/WX
11-8PHY_WDQLVL_QTR_DLY_STEP_1R/W0h

Defines the step granularity for the logic to use once an edge is found for slice 1.
When this occurs, the logic jumps back to the previous invalid value and uses this step size to determine a more accurate delay value.

7-0PHY_WDQLVL_DLY_STEP_1R/W0h

DQ slave delay step size during write data leveling for slice 1.

2.5.4.249 DDRSS_PHY_364 Register (Offset = 45B0h) [reset = X]

DDRSS_PHY_364 is shown in Figure 8-1086 and described in Table 8-2184.

Return to Summary Table.

Table 8-2183 DDRSS_PHY_364 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45B0h
Figure 8-1086 DDRSS_PHY_364 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_RDLVL_MAX_EDGE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2184 DDRSS_PHY_364 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-0PHY_RDLVL_MAX_EDGE_1R/W0h

The maximun rdlvl slave delay search window for read eye training for slice 1.

2.5.4.250 DDRSS_PHY_365 Register (Offset = 45B4h) [reset = X]

DDRSS_PHY_365 is shown in Figure 8-1087 and described in Table 8-2186.

Return to Summary Table.

Table 8-2185 DDRSS_PHY_365 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45B4h
Figure 8-1087 DDRSS_PHY_365 Register
3130292827262524
RESERVEDPHY_RDLVL_PER_START_OFFSET_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_RDLVL_DVW_MIN_EN_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDLVL_DVW_MIN_1
R/W-XR/W-0h
76543210
PHY_RDLVL_DVW_MIN_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2186 DDRSS_PHY_365 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_RDLVL_PER_START_OFFSET_1R/W0h

Peridic training start point offset for slice 1.

23-17RESERVEDR/WX
16PHY_SW_RDLVL_DVW_MIN_EN_1R/W0h

SW override to enable use of PHY_RDLVL_DVW_MIN for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDLVL_DVW_MIN_1R/W0h

Minimum data valid window across DQs and ranks for slice 1.

2.5.4.251 DDRSS_PHY_366 Register (Offset = 45B8h) [reset = X]

DDRSS_PHY_366 is shown in Figure 8-1088 and described in Table 8-2188.

Return to Summary Table.

Table 8-2187 DDRSS_PHY_366 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45B8h
Figure 8-1088 DDRSS_PHY_366 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DATA_DC_INIT_DISABLE_1
R/W-XR/W-3h
15141312111098
RESERVEDPHY_WRPATH_GATE_TIMING_1
R/W-XR/W-0h
76543210
RESERVEDPHY_WRPATH_GATE_DISABLE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2188 DDRSS_PHY_366 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16PHY_DATA_DC_INIT_DISABLE_1R/W3h

Disable duty cycle adjust at initialization for slice 1.

15-11RESERVEDR/WX
10-8PHY_WRPATH_GATE_TIMING_1R/W0h

Write path clock gating timing for slice 1.
it means additional clock number to write path clock gate

7-2RESERVEDR/WX
1-0PHY_WRPATH_GATE_DISABLE_1R/W0h

Write path clock gating disable for slice 1.
[0]: disable pull in wrdata_en
[1]: disable write path clock gating, clock always on

2.5.4.252 DDRSS_PHY_367 Register (Offset = 45BCh) [reset = X]

DDRSS_PHY_367 is shown in Figure 8-1089 and described in Table 8-2190.

Return to Summary Table.

Table 8-2189 DDRSS_PHY_367 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45BCh
Figure 8-1089 DDRSS_PHY_367 Register
3130292827262524
RESERVEDPHY_DATA_DC_DQ_INIT_SLV_DELAY_1
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_DQ_INIT_SLV_DELAY_1
R/W-0h
15141312111098
RESERVEDPHY_DATA_DC_DQS_INIT_SLV_DELAY_1
R/W-XR/W-0h
76543210
PHY_DATA_DC_DQS_INIT_SLV_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2190 DDRSS_PHY_367 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_DATA_DC_DQ_INIT_SLV_DELAY_1R/W0h

Initial value of write DQ slave delay for slice 1.

15-10RESERVEDR/WX
9-0PHY_DATA_DC_DQS_INIT_SLV_DELAY_1R/W0h

Initial value of write DQS slave delay for slice 1.

2.5.4.253 DDRSS_PHY_368 Register (Offset = 45C0h) [reset = X]

DDRSS_PHY_368 is shown in Figure 8-1090 and described in Table 8-2192.

Return to Summary Table.

Table 8-2191 DDRSS_PHY_368 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45C0h
Figure 8-1090 DDRSS_PHY_368 Register
3130292827262524
PHY_DATA_DC_DM_CLK_DIFF_THRSHLD_1
R/W-0h
2322212019181716
PHY_DATA_DC_DM_CLK_SE_THRSHLD_1
R/W-0h
15141312111098
RESERVEDPHY_DATA_DC_WDQLVL_ENABLE_1
R/W-XR/W-0h
76543210
RESERVEDPHY_DATA_DC_WRLVL_ENABLE_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2192 DDRSS_PHY_368 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DM_CLK_DIFF_THRSHLD_1R/W0h

Clock measurement cell threshold offset for differential signals for slice 1.

23-16PHY_DATA_DC_DM_CLK_SE_THRSHLD_1R/W0h

Clock measurement cell threshold offset for single ended signals for slice 1.

15-9RESERVEDR/WX
8PHY_DATA_DC_WDQLVL_ENABLE_1R/W0h

Enable duty cycle adjust during write DQ training for slice 1.

7-1RESERVEDR/WX
0PHY_DATA_DC_WRLVL_ENABLE_1R/W0h

Enable duty cycle adjust during write leveling for slice 1.

2.5.4.254 DDRSS_PHY_369 Register (Offset = 45C4h) [reset = X]

DDRSS_PHY_369 is shown in Figure 8-1091 and described in Table 8-2194.

Return to Summary Table.

Table 8-2193 DDRSS_PHY_369 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45C4h
Figure 8-1091 DDRSS_PHY_369 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_RDDATA_EN_DLY_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_MEAS_DLY_STEP_ENABLE_1
R/W-XR/W-0h
76543210
RESERVEDPHY_WDQ_OSC_DELTA_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2194 DDRSS_PHY_369 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16PHY_RDDATA_EN_DLY_1R/W0h

Number of cycles that the dfi_rddata_en signal is early for slice 1.

15-14RESERVEDR/WX
13-8PHY_MEAS_DLY_STEP_ENABLE_1R/W0h

Data slice training step definition using phy_meas_dly_step_value for slice 1.

7RESERVEDR/WX
6-0PHY_WDQ_OSC_DELTA_1R/W0h

Slave delay offset that applies to a 1 bit change of dfi_wdq_osc_code for slice 1.

2.5.4.255 DDRSS_PHY_370 Register (Offset = 45C8h) [reset = 0h]

DDRSS_PHY_370 is shown in Figure 8-1092 and described in Table 8-2196.

Return to Summary Table.

Table 8-2195 DDRSS_PHY_370 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45C8h
Figure 8-1092 DDRSS_PHY_370 Register
313029282726252423222120191817161514131211109876543210
PHY_DQ_DM_SWIZZLE0_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2196 DDRSS_PHY_370 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DQ_DM_SWIZZLE0_1R/W0h

DQ/DM bit swizzling 0 for slice 1.
Bits (3:0) inform the PHY which bit in {DM,DQ]} map to DQ0, Bits (7:4) inform the PHY which bit in {DM,DQ} map to DQ1, etc.

2.5.4.256 DDRSS_PHY_371 Register (Offset = 45CCh) [reset = X]

DDRSS_PHY_371 is shown in Figure 8-1093 and described in Table 8-2198.

Return to Summary Table.

Table 8-2197 DDRSS_PHY_371 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45CCh
Figure 8-1093 DDRSS_PHY_371 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_DQ_DM_SWIZZLE1_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2198 DDRSS_PHY_371 Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR/WX
3-0PHY_DQ_DM_SWIZZLE1_1R/W0h

DQ/DM bit swizzling 1 for slice 1.
Bits (
3:0) inform the PHY which bit in {DM,DQ]} map to DM.

2.5.4.257 DDRSS_PHY_372 Register (Offset = 45D0h) [reset = X]

DDRSS_PHY_372 is shown in Figure 8-1094 and described in Table 8-2200.

Return to Summary Table.

Table 8-2199 DDRSS_PHY_372 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45D0h
Figure 8-1094 DDRSS_PHY_372 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ1_SLAVE_DELAY_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ0_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2200 DDRSS_PHY_372 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ1_SLAVE_DELAY_1R/W0h

Write clock slave delay setting for DQ1 for slice 1.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ0_SLAVE_DELAY_1R/W0h

Write clock slave delay setting for DQ0 for slice 1.

2.5.4.258 DDRSS_PHY_373 Register (Offset = 45D4h) [reset = X]

DDRSS_PHY_373 is shown in Figure 8-1095 and described in Table 8-2202.

Return to Summary Table.

Table 8-2201 DDRSS_PHY_373 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45D4h
Figure 8-1095 DDRSS_PHY_373 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ3_SLAVE_DELAY_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ2_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2202 DDRSS_PHY_373 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ3_SLAVE_DELAY_1R/W0h

Write clock slave delay setting for DQ3 for slice 1.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ2_SLAVE_DELAY_1R/W0h

Write clock slave delay setting for DQ2 for slice 1.

2.5.4.259 DDRSS_PHY_374 Register (Offset = 45D8h) [reset = X]

DDRSS_PHY_374 is shown in Figure 8-1096 and described in Table 8-2204.

Return to Summary Table.

Table 8-2203 DDRSS_PHY_374 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45D8h
Figure 8-1096 DDRSS_PHY_374 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ5_SLAVE_DELAY_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ4_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2204 DDRSS_PHY_374 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ5_SLAVE_DELAY_1R/W0h

Write clock slave delay setting for DQ5 for slice 1.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ4_SLAVE_DELAY_1R/W0h

Write clock slave delay setting for DQ4 for slice 1.

2.5.4.260 DDRSS_PHY_375 Register (Offset = 45DCh) [reset = X]

DDRSS_PHY_375 is shown in Figure 8-1097 and described in Table 8-2206.

Return to Summary Table.

Table 8-2205 DDRSS_PHY_375 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45DCh
Figure 8-1097 DDRSS_PHY_375 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ7_SLAVE_DELAY_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ6_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2206 DDRSS_PHY_375 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ7_SLAVE_DELAY_1R/W0h

Write clock slave delay setting for DQ7 for slice 1.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ6_SLAVE_DELAY_1R/W0h

Write clock slave delay setting for DQ6 for slice 1.

2.5.4.261 DDRSS_PHY_376 Register (Offset = 45E0h) [reset = X]

DDRSS_PHY_376 is shown in Figure 8-1098 and described in Table 8-2208.

Return to Summary Table.

Table 8-2207 DDRSS_PHY_376 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45E0h
Figure 8-1098 DDRSS_PHY_376 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQS_SLAVE_DELAY_1
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDM_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2208 DDRSS_PHY_376 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_CLK_WRDQS_SLAVE_DELAY_1R/W0h

Write clock slave delay setting for DQS for slice 1.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDM_SLAVE_DELAY_1R/W0h

Write clock slave delay setting for DM for slice 1.

2.5.4.262 DDRSS_PHY_377 Register (Offset = 45E4h) [reset = X]

DDRSS_PHY_377 is shown in Figure 8-1099 and described in Table 8-2210.

Return to Summary Table.

Table 8-2209 DDRSS_PHY_377 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45E4h
Figure 8-1099 DDRSS_PHY_377 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_RDDQS_DQ0_RISE_SLAVE_DELAY_1
R/W-XR/W-0h
15141312111098
PHY_RDDQS_DQ0_RISE_SLAVE_DELAY_1
R/W-0h
76543210
RESERVEDPHY_WRLVL_THRESHOLD_ADJUST_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2210 DDRSS_PHY_377 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-8PHY_RDDQS_DQ0_RISE_SLAVE_DELAY_1R/W0h

Rising edge read DQS slave delay setting for DQ0 for slice 1.

7-2RESERVEDR/WX
1-0PHY_WRLVL_THRESHOLD_ADJUST_1R/W0h

Write level threshold adjust value based on those thresholds for DQS for slice 1.

2.5.4.263 DDRSS_PHY_378 Register (Offset = 45E8h) [reset = X]

DDRSS_PHY_378 is shown in Figure 8-1100 and described in Table 8-2212.

Return to Summary Table.

Table 8-2211 DDRSS_PHY_378 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45E8h
Figure 8-1100 DDRSS_PHY_378 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ1_RISE_SLAVE_DELAY_1
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ1_RISE_SLAVE_DELAY_1
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ0_FALL_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ0_FALL_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2212 DDRSS_PHY_378 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ1_RISE_SLAVE_DELAY_1R/W0h

Rising edge read DQS slave delay setting for DQ1 for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ0_FALL_SLAVE_DELAY_1R/W0h

Falling edge read DQS slave delay setting for DQ0 for slice 1.

2.5.4.264 DDRSS_PHY_379 Register (Offset = 45ECh) [reset = X]

DDRSS_PHY_379 is shown in Figure 8-1101 and described in Table 8-2214.

Return to Summary Table.

Table 8-2213 DDRSS_PHY_379 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45ECh
Figure 8-1101 DDRSS_PHY_379 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ2_RISE_SLAVE_DELAY_1
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ2_RISE_SLAVE_DELAY_1
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ1_FALL_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ1_FALL_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2214 DDRSS_PHY_379 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ2_RISE_SLAVE_DELAY_1R/W0h

Rising edge read DQS slave delay setting for DQ2 for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ1_FALL_SLAVE_DELAY_1R/W0h

Falling edge read DQS slave delay setting for DQ1 for slice 1.

2.5.4.265 DDRSS_PHY_380 Register (Offset = 45F0h) [reset = X]

DDRSS_PHY_380 is shown in Figure 8-1102 and described in Table 8-2216.

Return to Summary Table.

Table 8-2215 DDRSS_PHY_380 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45F0h
Figure 8-1102 DDRSS_PHY_380 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ3_RISE_SLAVE_DELAY_1
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ3_RISE_SLAVE_DELAY_1
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ2_FALL_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ2_FALL_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2216 DDRSS_PHY_380 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ3_RISE_SLAVE_DELAY_1R/W0h

Rising edge read DQS slave delay setting for DQ3 for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ2_FALL_SLAVE_DELAY_1R/W0h

Falling edge read DQS slave delay setting for DQ2 for slice 1.

2.5.4.266 DDRSS_PHY_381 Register (Offset = 45F4h) [reset = X]

DDRSS_PHY_381 is shown in Figure 8-1103 and described in Table 8-2218.

Return to Summary Table.

Table 8-2217 DDRSS_PHY_381 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45F4h
Figure 8-1103 DDRSS_PHY_381 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ4_RISE_SLAVE_DELAY_1
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ4_RISE_SLAVE_DELAY_1
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ3_FALL_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ3_FALL_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2218 DDRSS_PHY_381 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ4_RISE_SLAVE_DELAY_1R/W0h

Rising edge read DQS slave delay setting for DQ4 for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ3_FALL_SLAVE_DELAY_1R/W0h

Falling edge read DQS slave delay setting for DQ3 for slice 1.

2.5.4.267 DDRSS_PHY_382 Register (Offset = 45F8h) [reset = X]

DDRSS_PHY_382 is shown in Figure 8-1104 and described in Table 8-2220.

Return to Summary Table.

Table 8-2219 DDRSS_PHY_382 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45F8h
Figure 8-1104 DDRSS_PHY_382 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ5_RISE_SLAVE_DELAY_1
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ5_RISE_SLAVE_DELAY_1
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ4_FALL_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ4_FALL_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2220 DDRSS_PHY_382 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ5_RISE_SLAVE_DELAY_1R/W0h

Rising edge read DQS slave delay setting for DQ5 for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ4_FALL_SLAVE_DELAY_1R/W0h

Falling edge read DQS slave delay setting for DQ4 for slice 1.

2.5.4.268 DDRSS_PHY_383 Register (Offset = 45FCh) [reset = X]

DDRSS_PHY_383 is shown in Figure 8-1105 and described in Table 8-2222.

Return to Summary Table.

Table 8-2221 DDRSS_PHY_383 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 45FCh
Figure 8-1105 DDRSS_PHY_383 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ6_RISE_SLAVE_DELAY_1
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ6_RISE_SLAVE_DELAY_1
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ5_FALL_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ5_FALL_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2222 DDRSS_PHY_383 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ6_RISE_SLAVE_DELAY_1R/W0h

Rising edge read DQS slave delay setting for DQ6 for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ5_FALL_SLAVE_DELAY_1R/W0h

Falling edge read DQS slave delay setting for DQ5 for slice 1.

2.5.4.269 DDRSS_PHY_384 Register (Offset = 4600h) [reset = X]

DDRSS_PHY_384 is shown in Figure 8-1106 and described in Table 8-2224.

Return to Summary Table.

Table 8-2223 DDRSS_PHY_384 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4600h
Figure 8-1106 DDRSS_PHY_384 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ7_RISE_SLAVE_DELAY_1
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ7_RISE_SLAVE_DELAY_1
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ6_FALL_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ6_FALL_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2224 DDRSS_PHY_384 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ7_RISE_SLAVE_DELAY_1R/W0h

Rising edge read DQS slave delay setting for DQ7 for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ6_FALL_SLAVE_DELAY_1R/W0h

Falling edge read DQS slave delay setting for DQ6 for slice 1.

2.5.4.270 DDRSS_PHY_385 Register (Offset = 4604h) [reset = X]

DDRSS_PHY_385 is shown in Figure 8-1107 and described in Table 8-2226.

Return to Summary Table.

Table 8-2225 DDRSS_PHY_385 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4604h
Figure 8-1107 DDRSS_PHY_385 Register
3130292827262524
RESERVEDPHY_RDDQS_DM_RISE_SLAVE_DELAY_1
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DM_RISE_SLAVE_DELAY_1
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ7_FALL_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ7_FALL_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2226 DDRSS_PHY_385 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DM_RISE_SLAVE_DELAY_1R/W0h

Rising edge read DQS slave delay setting for DM for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ7_FALL_SLAVE_DELAY_1R/W0h

Falling edge read DQS slave delay setting for DQ7 for slice 1.

2.5.4.271 DDRSS_PHY_386 Register (Offset = 4608h) [reset = X]

DDRSS_PHY_386 is shown in Figure 8-1108 and described in Table 8-2228.

Return to Summary Table.

Table 8-2227 DDRSS_PHY_386 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4608h
Figure 8-1108 DDRSS_PHY_386 Register
3130292827262524
RESERVEDPHY_RDDQS_GATE_SLAVE_DELAY_1
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_GATE_SLAVE_DELAY_1
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DM_FALL_SLAVE_DELAY_1
R/W-XR/W-0h
76543210
PHY_RDDQS_DM_FALL_SLAVE_DELAY_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2228 DDRSS_PHY_386 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_GATE_SLAVE_DELAY_1R/W0h

Read DQS slave delay setting for slice 1.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DM_FALL_SLAVE_DELAY_1R/W0h

Falling edge read DQS slave delay setting for DM for slice 1.

2.5.4.272 DDRSS_PHY_387 Register (Offset = 460Ch) [reset = X]

DDRSS_PHY_387 is shown in Figure 8-1109 and described in Table 8-2230.

Return to Summary Table.

Table 8-2229 DDRSS_PHY_387 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 460Ch
Figure 8-1109 DDRSS_PHY_387 Register
3130292827262524
RESERVEDPHY_WRLVL_DELAY_EARLY_THRESHOLD_1
R/W-XR/W-0h
2322212019181716
PHY_WRLVL_DELAY_EARLY_THRESHOLD_1
R/W-0h
15141312111098
RESERVEDPHY_WRITE_PATH_LAT_ADD_1
R/W-XR/W-0h
76543210
RESERVEDPHY_RDDQS_LATENCY_ADJUST_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2230 DDRSS_PHY_387 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_WRLVL_DELAY_EARLY_THRESHOLD_1R/W0h

Write level delay threshold above which will be considered in previous cycle for slice 1.

15-11RESERVEDR/WX
10-8PHY_WRITE_PATH_LAT_ADD_1R/W0h

Number of cycles to delay the incoming dfi_wrdata_en/dfi_wrdata signals for slice 1.

7-4RESERVEDR/WX
3-0PHY_RDDQS_LATENCY_ADJUST_1R/W0h

Number of cycles to delay the incoming dfi_rddata_en for read DQS gate generation for slice 1.

2.5.4.273 DDRSS_PHY_388 Register (Offset = 4610h) [reset = X]

DDRSS_PHY_388 is shown in Figure 8-1110 and described in Table 8-2232.

Return to Summary Table.

Table 8-2231 DDRSS_PHY_388 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4610h
Figure 8-1110 DDRSS_PHY_388 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_WRLVL_EARLY_FORCE_ZERO_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WRLVL_DELAY_PERIOD_THRESHOLD_1
R/W-XR/W-0h
76543210
PHY_WRLVL_DELAY_PERIOD_THRESHOLD_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2232 DDRSS_PHY_388 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_WRLVL_EARLY_FORCE_ZERO_1R/W0h

Force the final write level delay value (that meets the early threshold) to 0 for slice 1.

15-10RESERVEDR/WX
9-0PHY_WRLVL_DELAY_PERIOD_THRESHOLD_1R/W0h

Write level delay threshold below which will add a cycle of write path latency for slice 1.

2.5.4.274 DDRSS_PHY_389 Register (Offset = 4614h) [reset = X]

DDRSS_PHY_389 is shown in Figure 8-1111 and described in Table 8-2234.

Return to Summary Table.

Table 8-2233 DDRSS_PHY_389 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4614h
Figure 8-1111 DDRSS_PHY_389 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_GTLVL_LAT_ADJ_START_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GTLVL_RDDQS_SLV_DLY_START_1
R/W-XR/W-0h
76543210
PHY_GTLVL_RDDQS_SLV_DLY_START_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2234 DDRSS_PHY_389 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-16PHY_GTLVL_LAT_ADJ_START_1R/W0h

Initial read DQS gate cycle delay from dfi_rddata_en during gate training for slice 1.

15-10RESERVEDR/WX
9-0PHY_GTLVL_RDDQS_SLV_DLY_START_1R/W0h

Initial read DQS gate slave delay setting during gate training for slice 1.

2.5.4.275 DDRSS_PHY_390 Register (Offset = 4618h) [reset = X]

DDRSS_PHY_390 is shown in Figure 8-1112 and described in Table 8-2236.

Return to Summary Table.

Table 8-2235 DDRSS_PHY_390 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4618h
Figure 8-1112 DDRSS_PHY_390 Register
3130292827262524
RESERVEDPHY_NTP_PASS_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_NTP_WRLAT_START_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WDQLVL_DQDM_SLV_DLY_START_1
R/W-XR/W-0h
76543210
PHY_WDQLVL_DQDM_SLV_DLY_START_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2236 DDRSS_PHY_390 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_NTP_PASS_1R/W0h

Indicates if No-topology training found a passing result for slice 1.

23-20RESERVEDR/WX
19-16PHY_NTP_WRLAT_START_1R/W0h

Initial value for phy_write_path_lat_add for No-topology training and early threshold for slice 1.

15-11RESERVEDR/WX
10-0PHY_WDQLVL_DQDM_SLV_DLY_START_1R/W0h

Initial DQ/DM slave delay setting during write data leveling for slice 1.

2.5.4.276 DDRSS_PHY_391 Register (Offset = 461Ch) [reset = X]

DDRSS_PHY_391 is shown in Figure 8-1113 and described in Table 8-2238.

Return to Summary Table.

Table 8-2237 DDRSS_PHY_391 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 461Ch
Figure 8-1113 DDRSS_PHY_391 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVEDPHY_RDLVL_RDDQS_DQ_SLV_DLY_START_1
R/W-XR/W-0h
76543210
PHY_RDLVL_RDDQS_DQ_SLV_DLY_START_1
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2238 DDRSS_PHY_391 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-0PHY_RDLVL_RDDQS_DQ_SLV_DLY_START_1R/W0h

Read leveling starting value for the DQS/DQ slave delay settings for slice 1.

2.5.4.277 DDRSS_PHY_392 Register (Offset = 4620h) [reset = 20202020h]

DDRSS_PHY_392 is shown in Figure 8-1114 and described in Table 8-2240.

Return to Summary Table.

Table 8-2239 DDRSS_PHY_392 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4620h
Figure 8-1114 DDRSS_PHY_392 Register
3130292827262524
PHY_DATA_DC_DQ2_CLK_ADJUST_1
R/W-20h
2322212019181716
PHY_DATA_DC_DQ1_CLK_ADJUST_1
R/W-20h
15141312111098
PHY_DATA_DC_DQ0_CLK_ADJUST_1
R/W-20h
76543210
PHY_DATA_DC_DQS_CLK_ADJUST_1
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2240 DDRSS_PHY_392 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DQ2_CLK_ADJUST_1R/W20h

Adjust value of Duty Cycle Adjuster for slice 1.

23-16PHY_DATA_DC_DQ1_CLK_ADJUST_1R/W20h

Adjust value of Duty Cycle Adjuster for slice 1.

15-8PHY_DATA_DC_DQ0_CLK_ADJUST_1R/W20h

Adjust value of Duty Cycle Adjuster for slice 1.

7-0PHY_DATA_DC_DQS_CLK_ADJUST_1R/W20h

Adjust value of Duty Cycle Adjuster for slice 1.

2.5.4.278 DDRSS_PHY_393 Register (Offset = 4624h) [reset = 20202020h]

DDRSS_PHY_393 is shown in Figure 8-1115 and described in Table 8-2242.

Return to Summary Table.

Table 8-2241 DDRSS_PHY_393 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4624h
Figure 8-1115 DDRSS_PHY_393 Register
3130292827262524
PHY_DATA_DC_DQ6_CLK_ADJUST_1
R/W-20h
2322212019181716
PHY_DATA_DC_DQ5_CLK_ADJUST_1
R/W-20h
15141312111098
PHY_DATA_DC_DQ4_CLK_ADJUST_1
R/W-20h
76543210
PHY_DATA_DC_DQ3_CLK_ADJUST_1
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2242 DDRSS_PHY_393 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DQ6_CLK_ADJUST_1R/W20h

Adjust value of Duty Cycle Adjuster for slice 1.

23-16PHY_DATA_DC_DQ5_CLK_ADJUST_1R/W20h

Adjust value of Duty Cycle Adjuster for slice 1.

15-8PHY_DATA_DC_DQ4_CLK_ADJUST_1R/W20h

Adjust value of Duty Cycle Adjuster for slice 1.

7-0PHY_DATA_DC_DQ3_CLK_ADJUST_1R/W20h

Adjust value of Duty Cycle Adjuster for slice 1.

2.5.4.279 DDRSS_PHY_394 Register (Offset = 4628h) [reset = 2020h]

DDRSS_PHY_394 is shown in Figure 8-1116 and described in Table 8-2244.

Return to Summary Table.

Table 8-2243 DDRSS_PHY_394 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4628h
Figure 8-1116 DDRSS_PHY_394 Register
3130292827262524
PHY_DSLICE_PAD_BOOSTPN_SETTING_1
R/W-0h
2322212019181716
PHY_DSLICE_PAD_BOOSTPN_SETTING_1
R/W-0h
15141312111098
PHY_DATA_DC_DM_CLK_ADJUST_1
R/W-20h
76543210
PHY_DATA_DC_DQ7_CLK_ADJUST_1
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2244 DDRSS_PHY_394 Register Field Descriptions
BitFieldTypeResetDescription
31-16PHY_DSLICE_PAD_BOOSTPN_SETTING_1R/W0h

Setting for boost P/N of pad for slice 1.

15-8PHY_DATA_DC_DM_CLK_ADJUST_1R/W20h

Adjust value of Duty Cycle Adjuster for slice 1.

7-0PHY_DATA_DC_DQ7_CLK_ADJUST_1R/W20h

Adjust value of Duty Cycle Adjuster for slice 1.

2.5.4.280 DDRSS_PHY_395 Register (Offset = 462Ch) [reset = X]

DDRSS_PHY_395 is shown in Figure 8-1117 and described in Table 8-2246.

Return to Summary Table.

Table 8-2245 DDRSS_PHY_395 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 462Ch
Figure 8-1117 DDRSS_PHY_395 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DQS_FFE_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_DQ_FFE_1
R/W-XR/W-0h
76543210
RESERVEDPHY_DSLICE_PAD_RX_CTLE_SETTING_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2246 DDRSS_PHY_395 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16PHY_DQS_FFE_1R/W0h

TX_FFE setting for DQS pad for slice 1.

15-10RESERVEDR/WX
9-8PHY_DQ_FFE_1R/W0h

TX_FFE setting for DQ/DM pad for slice 1.

7-6RESERVEDR/WX
5-0PHY_DSLICE_PAD_RX_CTLE_SETTING_1R/W0h

Setting for RX ctle P/N of pad for slice 1.

2.5.4.281 DDRSS_PHY_512 Register (Offset = 4800h) [reset = X]

DDRSS_PHY_512 is shown in Figure 8-1118 and described in Table 8-2248.

Return to Summary Table.

Table 8-2247 DDRSS_PHY_512 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4800h
Figure 8-1118 DDRSS_PHY_512 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_IO_PAD_DELAY_TIMING_BYPASS_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CLK_WR_BYPASS_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_CLK_WR_BYPASS_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2248 DDRSS_PHY_512 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-16PHY_IO_PAD_DELAY_TIMING_BYPASS_2R/W0h

Feedback pad's OPAD and IPAD delay timing on bypass mode for slice 2.

15-11RESERVEDR/WX
10-0PHY_CLK_WR_BYPASS_SLAVE_DELAY_2R/W0h

Write data clock bypass mode slave delay setting for slice 2.} PADDING_BEFORE

2.5.4.282 DDRSS_PHY_513 Register (Offset = 4804h) [reset = X]

DDRSS_PHY_513 is shown in Figure 8-1119 and described in Table 8-2250.

Return to Summary Table.

Table 8-2249 DDRSS_PHY_513 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4804h
Figure 8-1119 DDRSS_PHY_513 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_WRITE_PATH_LAT_ADD_BYPASS_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_2
R/W-XR/W-0h
76543210
PHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2250 DDRSS_PHY_513 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR/WX
18-16PHY_WRITE_PATH_LAT_ADD_BYPASS_2R/W0h

Number of cycles on bypass mode to delay the incoming dfi_wrdata_en/dfi_wrdata signals for slice 2.

15-10RESERVEDR/WX
9-0PHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_2R/W0h

Write DQS bypass mode slave delay setting for slice 2.

2.5.4.283 DDRSS_PHY_514 Register (Offset = 4808h) [reset = X]

DDRSS_PHY_514 is shown in Figure 8-1120 and described in Table 8-2252.

Return to Summary Table.

Table 8-2251 DDRSS_PHY_514 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4808h
Figure 8-1120 DDRSS_PHY_514 Register
3130292827262524
RESERVEDPHY_CLK_BYPASS_OVERRIDE_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_BYPASS_TWO_CYC_PREAMBLE_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2252 DDRSS_PHY_514 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_CLK_BYPASS_OVERRIDE_2R/W0h

Bypass mode override setting for slice 2.

23-18RESERVEDR/WX
17-16PHY_BYPASS_TWO_CYC_PREAMBLE_2R/W0h

Two_cycle_preamble for bypass mode for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_2R/W0h

Read DQS bypass mode slave delay setting for slice 2.

2.5.4.284 DDRSS_PHY_515 Register (Offset = 480Ch) [reset = X]

DDRSS_PHY_515 is shown in Figure 8-1121 and described in Table 8-2254.

Return to Summary Table.

Table 8-2253 DDRSS_PHY_515 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 480Ch
Figure 8-1121 DDRSS_PHY_515 Register
3130292827262524
RESERVEDPHY_SW_WRDQ3_SHIFT_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_WRDQ2_SHIFT_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQ1_SHIFT_2
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDQ0_SHIFT_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2254 DDRSS_PHY_515 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_SW_WRDQ3_SHIFT_2R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ3 for slice 2.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

23-22RESERVEDR/WX
21-16PHY_SW_WRDQ2_SHIFT_2R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ2 for slice 2.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

15-14RESERVEDR/WX
13-8PHY_SW_WRDQ1_SHIFT_2R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ1 for slice 2.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDQ0_SHIFT_2R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ0 for slice 2.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.285 DDRSS_PHY_516 Register (Offset = 4810h) [reset = X]

DDRSS_PHY_516 is shown in Figure 8-1122 and described in Table 8-2256.

Return to Summary Table.

Table 8-2255 DDRSS_PHY_516 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4810h
Figure 8-1122 DDRSS_PHY_516 Register
3130292827262524
RESERVEDPHY_SW_WRDQ7_SHIFT_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_WRDQ6_SHIFT_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQ5_SHIFT_2
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDQ4_SHIFT_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2256 DDRSS_PHY_516 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_SW_WRDQ7_SHIFT_2R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ7 for slice 2.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

23-22RESERVEDR/WX
21-16PHY_SW_WRDQ6_SHIFT_2R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ6 for slice 2.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

15-14RESERVEDR/WX
13-8PHY_SW_WRDQ5_SHIFT_2R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ5 for slice 2.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDQ4_SHIFT_2R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ4 for slice 2.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.286 DDRSS_PHY_517 Register (Offset = 4814h) [reset = X]

DDRSS_PHY_517 is shown in Figure 8-1123 and described in Table 8-2258.

Return to Summary Table.

Table 8-2257 DDRSS_PHY_517 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4814h
Figure 8-1123 DDRSS_PHY_517 Register
3130292827262524
RESERVEDPHY_PER_CS_TRAINING_MULTICAST_EN_2
R/W-XR/W-1h
2322212019181716
RESERVEDPHY_PER_RANK_CS_MAP_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQS_SHIFT_2
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDM_SHIFT_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2258 DDRSS_PHY_517 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_PER_CS_TRAINING_MULTICAST_EN_2R/W1h

When set, a register write will update parameters for all ranks at the same time in slice 2.
Set to 1 to enable.

23-18RESERVEDR/WX
17-16PHY_PER_RANK_CS_MAP_2R/W0h

Per-rank CS map for slice 2.
Setting a bit uses that CS for the rank, bit (0) uses CS0, bit (1) uses CS1, etc.

15-12RESERVEDR/WX
11-8PHY_SW_WRDQS_SHIFT_2R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQS for slice 2.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bit (3) is the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDM_SHIFT_2R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DM for slice 2.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.287 DDRSS_PHY_518 Register (Offset = 4818h) [reset = X]

DDRSS_PHY_518 is shown in Figure 8-1124 and described in Table 8-2260.

Return to Summary Table.

Table 8-2259 DDRSS_PHY_518 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4818h
Figure 8-1124 DDRSS_PHY_518 Register
3130292827262524
RESERVEDPHY_LP4_BOOT_RDDATA_EN_TSEL_DLY_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LP4_BOOT_RDDATA_EN_DLY_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_LP4_BOOT_RDDATA_EN_IE_DLY_2
R/W-XR/W-0h
76543210
RESERVEDPHY_PER_CS_TRAINING_INDEX_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2260 DDRSS_PHY_518 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_LP4_BOOT_RDDATA_EN_TSEL_DLY_2R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for TSEL enable generation for slice 2.

23-21RESERVEDR/WX
20-16PHY_LP4_BOOT_RDDATA_EN_DLY_2R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is early for slice 2.

15-10RESERVEDR/WX
9-8PHY_LP4_BOOT_RDDATA_EN_IE_DLY_2R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for input enable generation for slice 2.

7-1RESERVEDR/WX
0PHY_PER_CS_TRAINING_INDEX_2R/W0h

For per-rank training, indicates which rank's paramters are read/written for slice 2.

2.5.4.288 DDRSS_PHY_519 Register (Offset = 481Ch) [reset = X]

DDRSS_PHY_519 is shown in Figure 8-1125 and described in Table 8-2262.

Return to Summary Table.

Table 8-2261 DDRSS_PHY_519 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 481Ch
Figure 8-1125 DDRSS_PHY_519 Register
3130292827262524
RESERVEDPHY_LP4_BOOT_RDDATA_EN_OE_DLY_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LP4_BOOT_WRPATH_GATE_DISABLE_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_LP4_BOOT_RDDQS_LATENCY_ADJUST_2
R/W-XR/W-0h
76543210
RESERVEDPHY_LP4_BOOT_RPTR_UPDATE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2262 DDRSS_PHY_519 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_LP4_BOOT_RDDATA_EN_OE_DLY_2R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for extended OE generation for slice 2.

23-18RESERVEDR/WX
17-16PHY_LP4_BOOT_WRPATH_GATE_DISABLE_2R/W0h

For LPDDR4 boot frequency, write path clock gating disable for slice 2.
Bit (0): disable pull in wrdata_en
Bit (1): disable write path clock gating, clock always on

15-12RESERVEDR/WX
11-8PHY_LP4_BOOT_RDDQS_LATENCY_ADJUST_2R/W0h

For LPDDR4 boot frequency, the number of cycles to delay the incoming dfi_rddata_en for read DQS gate generation for slice 2.

7-4RESERVEDR/WX
3-0PHY_LP4_BOOT_RPTR_UPDATE_2R/W0h

For LPDDR4 boot frequency, the offset in cycles from the dfi_rddata_en signal to releasing data from the entry FIFO for slice 2.

2.5.4.289 DDRSS_PHY_520 Register (Offset = 4820h) [reset = X]

DDRSS_PHY_520 is shown in Figure 8-1126 and described in Table 8-2264.

Return to Summary Table.

Table 8-2263 DDRSS_PHY_520 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4820h
Figure 8-1126 DDRSS_PHY_520 Register
3130292827262524
RESERVEDPHY_LPBK_DFX_TIMEOUT_EN_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LPBK_CONTROL_2
R/W-XR/W-0h
15141312111098
PHY_LPBK_CONTROL_2
R/W-0h
76543210
RESERVEDPHY_CTRL_LPBK_EN_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2264 DDRSS_PHY_520 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_LPBK_DFX_TIMEOUT_EN_2R/W0h

Loopback read only test timeout mechanism enable for slice 2.

23-17RESERVEDR/WX
16-8PHY_LPBK_CONTROL_2R/W0h

Loopback control bits for slice 2.

7-2RESERVEDR/WX
1-0PHY_CTRL_LPBK_EN_2R/W0h

Loopback control en for slice 2.

2.5.4.290 DDRSS_PHY_521 Register (Offset = 4824h) [reset = 0h]

DDRSS_PHY_521 is shown in Figure 8-1127 and described in Table 8-2266.

Return to Summary Table.

Table 8-2265 DDRSS_PHY_521 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4824h
Figure 8-1127 DDRSS_PHY_521 Register
313029282726252423222120191817161514131211109876543210
PHY_AUTO_TIMING_MARGIN_CONTROL_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2266 DDRSS_PHY_521 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_AUTO_TIMING_MARGIN_CONTROL_2R/W0h

Auto timing marging control bits for slice 2.

2.5.4.291 DDRSS_PHY_522 Register (Offset = 4828h) [reset = X]

DDRSS_PHY_522 is shown in Figure 8-1128 and described in Table 8-2268.

Return to Summary Table.

Table 8-2267 DDRSS_PHY_522 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4828h
Figure 8-1128 DDRSS_PHY_522 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_AUTO_TIMING_MARGIN_OBS_2
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2268 DDRSS_PHY_522 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDRX
27-0PHY_AUTO_TIMING_MARGIN_OBS_2R0h

Observation register for the auto_timing_margin for slice 2.
READ-ONLY

2.5.4.292 DDRSS_PHY_523 Register (Offset = 482Ch) [reset = X]

DDRSS_PHY_523 is shown in Figure 8-1129 and described in Table 8-2270.

Return to Summary Table.

Table 8-2269 DDRSS_PHY_523 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 482Ch
Figure 8-1129 DDRSS_PHY_523 Register
3130292827262524
RESERVEDPHY_RDLVL_MULTI_PATT_ENABLE_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PRBS_PATTERN_MASK_2
R/W-XR/W-0h
15141312111098
PHY_PRBS_PATTERN_MASK_2
R/W-0h
76543210
RESERVEDPHY_PRBS_PATTERN_START_2
R/W-XR/W-1h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2270 DDRSS_PHY_523 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RDLVL_MULTI_PATT_ENABLE_2R/W0h

Read Leveling Multi-pattern enable for slice 2.

23-17RESERVEDR/WX
16-8PHY_PRBS_PATTERN_MASK_2R/W0h

PRBS7 mask signal for slice 2.

7RESERVEDR/WX
6-0PHY_PRBS_PATTERN_START_2R/W1h

PRBS7 start pattern for slice 2.

2.5.4.293 DDRSS_PHY_524 Register (Offset = 4830h) [reset = X]

DDRSS_PHY_524 is shown in Figure 8-1130 and described in Table 8-2272.

Return to Summary Table.

Table 8-2271 DDRSS_PHY_524 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4830h
Figure 8-1130 DDRSS_PHY_524 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_VREF_TRAIN_OBS_2
R/W-XR-0h
15141312111098
RESERVEDPHY_VREF_INITIAL_STEPSIZE_2
R/W-XR/W-0h
76543210
RESERVEDPHY_RDLVL_MULTI_PATT_RST_DISABLE_2
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-2272 DDRSS_PHY_524 Register Field Descriptions
BitFieldTypeResetDescription
31-23RESERVEDR/WX
22-16PHY_VREF_TRAIN_OBS_2R0h

Observation register for best vref value for slice 2.
READ-ONLY

15-14RESERVEDR/WX
13-8PHY_VREF_INITIAL_STEPSIZE_2R/W0h

Data slice initial VREF training step size for slice 2.

7-1RESERVEDR/WX
0PHY_RDLVL_MULTI_PATT_RST_DISABLE_2R/W0h

Read Leveling read level windows disable reset for slice 2.

2.5.4.294 DDRSS_PHY_525 Register (Offset = 4834h) [reset = X]

DDRSS_PHY_525 is shown in Figure 8-1131 and described in Table 8-2274.

Return to Summary Table.

Table 8-2273 DDRSS_PHY_525 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4834h
Figure 8-1131 DDRSS_PHY_525 Register
3130292827262524
RESERVEDSC_PHY_SNAP_OBS_REGS_2
R/W-XW-0h
2322212019181716
RESERVEDPHY_GATE_ERROR_DELAY_SELECT_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2274 DDRSS_PHY_525 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24SC_PHY_SNAP_OBS_REGS_2W0h

Initiates a snapshot of the internal observation registers for slice 2.
Set to 1 to trigger.
WRITE-ONLY

23-20RESERVEDR/WX
19-16PHY_GATE_ERROR_DELAY_SELECT_2R/W0h

Number of cycles to wait for the DQS gate to close before flagging an error for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_2R/W0h

Read DQS data clock bypass mode slave delay setting for slice 2.

2.5.4.295 DDRSS_PHY_526 Register (Offset = 4838h) [reset = X]

DDRSS_PHY_526 is shown in Figure 8-1132 and described in Table 8-2276.

Return to Summary Table.

Table 8-2275 DDRSS_PHY_526 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4838h
Figure 8-1132 DDRSS_PHY_526 Register
3130292827262524
RESERVEDPHY_MEM_CLASS_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LPDDR_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GATE_SMPL1_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_GATE_SMPL1_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2276 DDRSS_PHY_526 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_MEM_CLASS_2R/W0h

Indicates the type of DRAM for slice 2.
0 for DDR3, 1 for DDR4, 2 for DDR5, 4 for LPDDR2, 5 for LPDDR3.
6 for LPDDR4

23-17RESERVEDR/WX
16PHY_LPDDR_2R/W0h

Adds a cycle of delay for the slice 2 to match the address slice.
Set to 1 to add a cycle

15-9RESERVEDR/WX
8-0PHY_GATE_SMPL1_SLAVE_DELAY_2R/W0h

Number of cycles to delay the read DQS gate signal to generate gate1 signal for on-the-fly read DQS training for slice 2.

2.5.4.296 DDRSS_PHY_527 Register (Offset = 483Ch) [reset = X]

DDRSS_PHY_527 is shown in Figure 8-1133 and described in Table 8-2278.

Return to Summary Table.

Table 8-2277 DDRSS_PHY_527 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 483Ch
Figure 8-1133 DDRSS_PHY_527 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDON_FLY_GATE_ADJUST_EN_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GATE_SMPL2_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_GATE_SMPL2_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2278 DDRSS_PHY_527 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16ON_FLY_GATE_ADJUST_EN_2R/W0h

Control the on-the-fly gate adjustment for slice 2.

15-9RESERVEDR/WX
8-0PHY_GATE_SMPL2_SLAVE_DELAY_2R/W0h

Number of cycles to delay the read DQS gate signal to generate gate2 signal for on-the-fly read DQS training for slice 2.

2.5.4.297 DDRSS_PHY_528 Register (Offset = 4840h) [reset = 0h]

DDRSS_PHY_528 is shown in Figure 8-1134 and described in Table 8-2280.

Return to Summary Table.

Table 8-2279 DDRSS_PHY_528 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4840h
Figure 8-1134 DDRSS_PHY_528 Register
313029282726252423222120191817161514131211109876543210
PHY_GATE_TRACKING_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2280 DDRSS_PHY_528 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_GATE_TRACKING_OBS_2R0h

Report the on-the-fly gate measurement result for slice 2.
READ-ONLY

2.5.4.298 DDRSS_PHY_529 Register (Offset = 4844h) [reset = X]

DDRSS_PHY_529 is shown in Figure 8-1135 and described in Table 8-2282.

Return to Summary Table.

Table 8-2281 DDRSS_PHY_529 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4844h
Figure 8-1135 DDRSS_PHY_529 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVEDPHY_LP4_PST_AMBLE_2
R/W-XR/W-0h
76543210
RESERVEDPHY_DFI40_POLARITY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2282 DDRSS_PHY_529 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-8PHY_LP4_PST_AMBLE_2R/W0h

Controls the read postamble extension for LPDDR4 for slice 2.

7-1RESERVEDR/WX
0PHY_DFI40_POLARITY_2R/W0h

Indicates the dfi_wrdata_cs_n and dfi_rddata_cs_n is low active or high active for slice 2.

2.5.4.299 DDRSS_PHY_530 Register (Offset = 4848h) [reset = 0h]

DDRSS_PHY_530 is shown in Figure 8-1136 and described in Table 8-2284.

Return to Summary Table.

Table 8-2283 DDRSS_PHY_530 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4848h
Figure 8-1136 DDRSS_PHY_530 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT8_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2284 DDRSS_PHY_530 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT8_2R/W0h

Read leveling pattern 8 data for slice 2.

2.5.4.300 DDRSS_PHY_531 Register (Offset = 484Ch) [reset = 0h]

DDRSS_PHY_531 is shown in Figure 8-1137 and described in Table 8-2286.

Return to Summary Table.

Table 8-2285 DDRSS_PHY_531 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 484Ch
Figure 8-1137 DDRSS_PHY_531 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT9_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2286 DDRSS_PHY_531 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT9_2R/W0h

Read leveling pattern 9 data for slice 2.

2.5.4.301 DDRSS_PHY_532 Register (Offset = 4850h) [reset = 0h]

DDRSS_PHY_532 is shown in Figure 8-1138 and described in Table 8-2288.

Return to Summary Table.

Table 8-2287 DDRSS_PHY_532 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4850h
Figure 8-1138 DDRSS_PHY_532 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT10_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2288 DDRSS_PHY_532 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT10_2R/W0h

Read leveling pattern 10 data for slice 2.

2.5.4.302 DDRSS_PHY_533 Register (Offset = 4854h) [reset = 0h]

DDRSS_PHY_533 is shown in Figure 8-1139 and described in Table 8-2290.

Return to Summary Table.

Table 8-2289 DDRSS_PHY_533 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4854h
Figure 8-1139 DDRSS_PHY_533 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT11_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2290 DDRSS_PHY_533 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT11_2R/W0h

Read leveling pattern 11 data for slice 2.

2.5.4.303 DDRSS_PHY_534 Register (Offset = 4858h) [reset = 0h]

DDRSS_PHY_534 is shown in Figure 8-1140 and described in Table 8-2292.

Return to Summary Table.

Table 8-2291 DDRSS_PHY_534 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4858h
Figure 8-1140 DDRSS_PHY_534 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT12_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2292 DDRSS_PHY_534 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT12_2R/W0h

Read leveling pattern 12 data for slice 2.

2.5.4.304 DDRSS_PHY_535 Register (Offset = 485Ch) [reset = 0h]

DDRSS_PHY_535 is shown in Figure 8-1141 and described in Table 8-2294.

Return to Summary Table.

Table 8-2293 DDRSS_PHY_535 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 485Ch
Figure 8-1141 DDRSS_PHY_535 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT13_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2294 DDRSS_PHY_535 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT13_2R/W0h

Read leveling pattern 13 data for slice 2.

2.5.4.305 DDRSS_PHY_536 Register (Offset = 4860h) [reset = 0h]

DDRSS_PHY_536 is shown in Figure 8-1142 and described in Table 8-2296.

Return to Summary Table.

Table 8-2295 DDRSS_PHY_536 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4860h
Figure 8-1142 DDRSS_PHY_536 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT14_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2296 DDRSS_PHY_536 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT14_2R/W0h

Read leveling pattern 14 data for slice 2.

2.5.4.306 DDRSS_PHY_537 Register (Offset = 4864h) [reset = 0h]

DDRSS_PHY_537 is shown in Figure 8-1143 and described in Table 8-2298.

Return to Summary Table.

Table 8-2297 DDRSS_PHY_537 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4864h
Figure 8-1143 DDRSS_PHY_537 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT15_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2298 DDRSS_PHY_537 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT15_2R/W0h

Read leveling pattern 15 data for slice 2.

2.5.4.307 DDRSS_PHY_538 Register (Offset = 4868h) [reset = X]

DDRSS_PHY_538 is shown in Figure 8-1144 and described in Table 8-2300.

Return to Summary Table.

Table 8-2299 DDRSS_PHY_538 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4868h
Figure 8-1144 DDRSS_PHY_538 Register
3130292827262524
RESERVEDPHY_RDDQ_ENC_OBS_SELECT_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_MASTER_DLY_LOCK_OBS_SELECT_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_FIFO_PTR_RST_DISABLE_2
R/W-XR/W-0h
76543210
RESERVEDPHY_SLAVE_LOOP_CNT_UPDATE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2300 DDRSS_PHY_538 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_RDDQ_ENC_OBS_SELECT_2R/W0h

Select value to map the internal read DQ slave delay encoded settings to the accessible read DQ encoded slave delay observation register for slice 2.

23-20RESERVEDR/WX
19-16PHY_MASTER_DLY_LOCK_OBS_SELECT_2R/W0h

Select value to map the internal master delay observation registers to the accessible master delay observation register for slice 2.

15-9RESERVEDR/WX
8PHY_SW_FIFO_PTR_RST_DISABLE_2R/W0h

Disables automatic reset of the read entry FIFO pointers for slice 2.
Set to 1 to disable automatic resets.

7-3RESERVEDR/WX
2-0PHY_SLAVE_LOOP_CNT_UPDATE_2R/W0h

Reserved for future use for slice 2.

2.5.4.308 DDRSS_PHY_539 Register (Offset = 486Ch) [reset = X]

DDRSS_PHY_539 is shown in Figure 8-1145 and described in Table 8-2302.

Return to Summary Table.

Table 8-2301 DDRSS_PHY_539 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 486Ch
Figure 8-1145 DDRSS_PHY_539 Register
3130292827262524
RESERVEDPHY_FIFO_PTR_OBS_SELECT_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WR_SHIFT_OBS_SELECT_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WR_ENC_OBS_SELECT_2
R/W-XR/W-0h
76543210
RESERVEDPHY_RDDQS_DQ_ENC_OBS_SELECT_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2302 DDRSS_PHY_539 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_FIFO_PTR_OBS_SELECT_2R/W0h

Select value to map the internal read entry FIFO read/write pointers to the accessible read entry FIFO pointer observation register for slice 2.

23-20RESERVEDR/WX
19-16PHY_WR_SHIFT_OBS_SELECT_2R/W0h

Select value to map the internal write DQ/DQS automatic cycle/half_cycle shift settings to the accessible write DQ/DQS shift observation register for slice 2.

15-12RESERVEDR/WX
11-8PHY_WR_ENC_OBS_SELECT_2R/W0h

Select value to map the internal write DQ slave delay encoded settings to the accessible write DQ encoded slave delay observation register for slice 2.

7-4RESERVEDR/WX
3-0PHY_RDDQS_DQ_ENC_OBS_SELECT_2R/W0h

Select value to map the internal read DQS DQ rise/fall slave delay encoded settings to the accessible read DQS DQ rise/fall encoded slave delay observation registers for slice 2.

2.5.4.309 DDRSS_PHY_540 Register (Offset = 4870h) [reset = X]

DDRSS_PHY_540 is shown in Figure 8-1146 and described in Table 8-2304.

Return to Summary Table.

Table 8-2303 DDRSS_PHY_540 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4870h
Figure 8-1146 DDRSS_PHY_540 Register
3130292827262524
PHY_WRLVL_PER_START_2
R/W-0h
2322212019181716
RESERVEDPHY_WRLVL_ALGO_2
R/W-XR/W-0h
15141312111098
RESERVEDSC_PHY_LVL_DEBUG_CONT_2
R/W-XW-0h
76543210
RESERVEDPHY_LVL_DEBUG_MODE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2304 DDRSS_PHY_540 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_WRLVL_PER_START_2R/W0h

Observation register for write leveling status for slice 2.
READ-ONLY

23-18RESERVEDR/WX
17-16PHY_WRLVL_ALGO_2R/W0h

Write leveling algorithm selection for slice 2.

15-9RESERVEDR/WX
8SC_PHY_LVL_DEBUG_CONT_2W0h

Allows the leveling state machine to advance (when in debug mode) for slice 2.
Set to 1 to trigger.
WRITE-ONLY

7-1RESERVEDR/WX
0PHY_LVL_DEBUG_MODE_2R/W0h

Enables leveling debug mode for slice 2.
Set to 1 to enable.

2.5.4.310 DDRSS_PHY_541 Register (Offset = 4874h) [reset = X]

DDRSS_PHY_541 is shown in Figure 8-1147 and described in Table 8-2306.

Return to Summary Table.

Table 8-2305 DDRSS_PHY_541 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4874h
Figure 8-1147 DDRSS_PHY_541 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
PHY_DQ_MASK_2
R/W-0h
15141312111098
RESERVEDPHY_WRLVL_UPDT_WAIT_CNT_2
R/W-XR/W-0h
76543210
RESERVEDPHY_WRLVL_CAPTURE_CNT_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2306 DDRSS_PHY_541 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR/WX
23-16PHY_DQ_MASK_2R/W0h

For ECC slice, should set this register to do DQ bit mask for slice 2.

15-12RESERVEDR/WX
11-8PHY_WRLVL_UPDT_WAIT_CNT_2R/W0h

Number of cycles to wait after changing DQS slave delay setting during write leveling for slice 2.

7-6RESERVEDR/WX
5-0PHY_WRLVL_CAPTURE_CNT_2R/W0h

Number of samples to take at each DQS slave delay setting during write leveling for slice 2.

2.5.4.311 DDRSS_PHY_542 Register (Offset = 4878h) [reset = X]

DDRSS_PHY_542 is shown in Figure 8-1148 and described in Table 8-2308.

Return to Summary Table.

Table 8-2307 DDRSS_PHY_542 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4878h
Figure 8-1148 DDRSS_PHY_542 Register
3130292827262524
RESERVEDPHY_GTLVL_UPDT_WAIT_CNT_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_GTLVL_CAPTURE_CNT_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GTLVL_PER_START_2
R/W-XR/W-0h
76543210
PHY_GTLVL_PER_START_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2308 DDRSS_PHY_542 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_GTLVL_UPDT_WAIT_CNT_2R/W0h

Number of cycles + 4 to wait after changing DQS slave delay setting during gate training for slice 2.
The valid range is 0x0 to 0xB.

23-22RESERVEDR/WX
21-16PHY_GTLVL_CAPTURE_CNT_2R/W0h

Number of samples to take at each DQS slave delay setting during gate training for slice 2.

15-10RESERVEDR/WX
9-0PHY_GTLVL_PER_START_2R/W0h

Value to be added to the current gate delay position as the staring point for periodic gate training for slice 2.

2.5.4.312 DDRSS_PHY_543 Register (Offset = 487Ch) [reset = X]

DDRSS_PHY_543 is shown in Figure 8-1149 and described in Table 8-2310.

Return to Summary Table.

Table 8-2309 DDRSS_PHY_543 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 487Ch
Figure 8-1149 DDRSS_PHY_543 Register
3130292827262524
RESERVEDPHY_RDLVL_RDDQS_DQ_OBS_SELECT_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RDLVL_OP_MODE_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDLVL_UPDT_WAIT_CNT_2
R/W-XR/W-0h
76543210
RESERVEDPHY_RDLVL_CAPTURE_CNT_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2310 DDRSS_PHY_543 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_RDLVL_RDDQS_DQ_OBS_SELECT_2R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during read leveling for slice 2.

23-18RESERVEDR/WX
17-16PHY_RDLVL_OP_MODE_2R/W0h

Read leveling algorithm select for slice 2.
Clear to 0 to move linearly from left to right.
Set to 1 to start inside the window, move left and then move right.

15-12RESERVEDR/WX
11-8PHY_RDLVL_UPDT_WAIT_CNT_2R/W0h

Number of cycles to wait after changing DQS slave delay setting during read leveling for slice 2.

7-6RESERVEDR/WX
5-0PHY_RDLVL_CAPTURE_CNT_2R/W0h

Number of samples to take at each DQS slave delay setting during read leveling for slice 2.

2.5.4.313 DDRSS_PHY_544 Register (Offset = 4880h) [reset = X]

DDRSS_PHY_544 is shown in Figure 8-1150 and described in Table 8-2312.

Return to Summary Table.

Table 8-2311 DDRSS_PHY_544 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4880h
Figure 8-1150 DDRSS_PHY_544 Register
3130292827262524
RESERVEDPHY_WDQLVL_BURST_CNT_2
R/W-XR/W-0h
2322212019181716
PHY_WDQLVL_CLK_JITTER_TOLERANCE_2
R/W-0h
15141312111098
PHY_RDLVL_DATA_MASK_2
R/W-0h
76543210
PHY_RDLVL_PERIODIC_OBS_SELECT_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2312 DDRSS_PHY_544 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_WDQLVL_BURST_CNT_2R/W0h

Defines the write/read burst length in bytes during the write data leveling sequence for slice 2.

23-16PHY_WDQLVL_CLK_JITTER_TOLERANCE_2R/W0h

Defines the minimum gap requirment for the LE and TE window for slice 2.

15-8PHY_RDLVL_DATA_MASK_2R/W0h

Per-bit mask for read leveling for slice 2.
If all bits are not used, only 1 bit should be cleared to 0.

7-0PHY_RDLVL_PERIODIC_OBS_SELECT_2R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during periodic read leveling for slice 2.

2.5.4.314 DDRSS_PHY_545 Register (Offset = 4884h) [reset = X]

DDRSS_PHY_545 is shown in Figure 8-1151 and described in Table 8-2314.

Return to Summary Table.

Table 8-2313 DDRSS_PHY_545 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4884h
Figure 8-1151 DDRSS_PHY_545 Register
3130292827262524
RESERVEDPHY_WDQLVL_UPDT_WAIT_CNT_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_2
R/W-XR/W-0h
15141312111098
PHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_2
R/W-0h
76543210
RESERVEDPHY_WDQLVL_PATT_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2314 DDRSS_PHY_545 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_WDQLVL_UPDT_WAIT_CNT_2R/W0h

Number of cycles to wait after changing the DQ slave delay setting during write data leveling for slice 2.

23-19RESERVEDR/WX
18-8PHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_2R/W0h

Defines the write/read burst length in bytes during the write data leveling sequence for slice 2.

7-3RESERVEDR/WX
2-0PHY_WDQLVL_PATT_2R/W0h

Defines the training patterns to be used during the write data leveling sequence for slice 2.
Bit (0) corresponds to the LFSR data training pattern.
Bit (1) corresponds to the CLK data training pattern.
Bit (2) corresponds to user-defined data pattern training.
If multiple bits are set, the training for each of the chosen patterns will be executed and the settings that give the smallest data valid window eye will be chosen.

2.5.4.315 DDRSS_PHY_546 Register (Offset = 4888h) [reset = X]

DDRSS_PHY_546 is shown in Figure 8-1152 and described in Table 8-2316.

Return to Summary Table.

Table 8-2315 DDRSS_PHY_546 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4888h
Figure 8-1152 DDRSS_PHY_546 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDSC_PHY_WDQLVL_CLR_PREV_RESULTS_2
R/W-XW-0h
15141312111098
PHY_WDQLVL_PERIODIC_OBS_SELECT_2
R/W-0h
76543210
RESERVEDPHY_WDQLVL_DQDM_OBS_SELECT_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2316 DDRSS_PHY_546 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16SC_PHY_WDQLVL_CLR_PREV_RESULTS_2W0h

Clears the previous result value to allow a clean slate comparison for future write DQ leveling results for slice 2.
Set to 1 to trigger.
WRITE-ONLY

15-8PHY_WDQLVL_PERIODIC_OBS_SELECT_2R/W0h

Select value to map specific information during or post periodic write data leveling for slice 2.

7-4RESERVEDR/WX
3-0PHY_WDQLVL_DQDM_OBS_SELECT_2R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during write data leveling for slice 2.

2.5.4.316 DDRSS_PHY_547 Register (Offset = 488Ch) [reset = X]

DDRSS_PHY_547 is shown in Figure 8-1153 and described in Table 8-2318.

Return to Summary Table.

Table 8-2317 DDRSS_PHY_547 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 488Ch
Figure 8-1153 DDRSS_PHY_547 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_WDQLVL_DATADM_MASK_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2318 DDRSS_PHY_547 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR/WX
8-0PHY_WDQLVL_DATADM_MASK_2R/W0h

Per-bit mask for write data leveling for slice 2.
Set to 1 to mask any bit from the leveling process.

2.5.4.317 DDRSS_PHY_548 Register (Offset = 4890h) [reset = 0h]

DDRSS_PHY_548 is shown in Figure 8-1154 and described in Table 8-2320.

Return to Summary Table.

Table 8-2319 DDRSS_PHY_548 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4890h
Figure 8-1154 DDRSS_PHY_548 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT0_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2320 DDRSS_PHY_548 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT0_2R/W0h

User-defined pattern to be used during write data leveling for slice 2.
This register holds the bytes 3 to 0 written/read from device.

2.5.4.318 DDRSS_PHY_549 Register (Offset = 4894h) [reset = 0h]

DDRSS_PHY_549 is shown in Figure 8-1155 and described in Table 8-2322.

Return to Summary Table.

Table 8-2321 DDRSS_PHY_549 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4894h
Figure 8-1155 DDRSS_PHY_549 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT1_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2322 DDRSS_PHY_549 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT1_2R/W0h

User-defined pattern to be used during write data leveling for slice 2.
This register holds the bytes 7 to 4 written/read from device.

2.5.4.319 DDRSS_PHY_550 Register (Offset = 4898h) [reset = 0h]

DDRSS_PHY_550 is shown in Figure 8-1156 and described in Table 8-2324.

Return to Summary Table.

Table 8-2323 DDRSS_PHY_550 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4898h
Figure 8-1156 DDRSS_PHY_550 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT2_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2324 DDRSS_PHY_550 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT2_2R/W0h

User-defined pattern to be used during write data leveling for slice 2.
This register holds the bytes 11 to 8 written/read from device.

2.5.4.320 DDRSS_PHY_551 Register (Offset = 489Ch) [reset = 0h]

DDRSS_PHY_551 is shown in Figure 8-1157 and described in Table 8-2326.

Return to Summary Table.

Table 8-2325 DDRSS_PHY_551 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 489Ch
Figure 8-1157 DDRSS_PHY_551 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT3_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2326 DDRSS_PHY_551 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT3_2R/W0h

User-defined pattern to be used during write data leveling for slice 2.
This register holds the bytes 15 to 12 written/read from device.

2.5.4.321 DDRSS_PHY_552 Register (Offset = 48A0h) [reset = X]

DDRSS_PHY_552 is shown in Figure 8-1158 and described in Table 8-2328.

Return to Summary Table.

Table 8-2327 DDRSS_PHY_552 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48A0h
Figure 8-1158 DDRSS_PHY_552 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_NTP_MULT_TRAIN_2
R/W-XR/W-0h
15141312111098
PHY_USER_PATT4_2
R/W-0h
76543210
PHY_USER_PATT4_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2328 DDRSS_PHY_552 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_NTP_MULT_TRAIN_2R/W0h

Control for single pass only No-Topology training for slice 2.

15-0PHY_USER_PATT4_2R/W0h

User-defined pattern to be used during write data leveling for slice 2.
This register holds the DM bit for the 15 to 0 DQ written/read from device.

2.5.4.322 DDRSS_PHY_553 Register (Offset = 48A4h) [reset = X]

DDRSS_PHY_553 is shown in Figure 8-1159 and described in Table 8-2330.

Return to Summary Table.

Table 8-2329 DDRSS_PHY_553 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48A4h
Figure 8-1159 DDRSS_PHY_553 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_PERIOD_THRESHOLD_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_EARLY_THRESHOLD_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2330 DDRSS_PHY_553 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_NTP_PERIOD_THRESHOLD_2R/W0h

Threshold Criteria of period threshold after No-Topology training is completed for slice 2.

15-10RESERVEDR/WX
9-0PHY_NTP_EARLY_THRESHOLD_2R/W0h

Threshold Criteria of early threshold after No-Topology training is completed for slice 2.

2.5.4.323 DDRSS_PHY_554 Register (Offset = 48A8h) [reset = X]

DDRSS_PHY_554 is shown in Figure 8-1160 and described in Table 8-2332.

Return to Summary Table.

Table 8-2331 DDRSS_PHY_554 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48A8h
Figure 8-1160 DDRSS_PHY_554 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_PERIOD_THRESHOLD_MAX_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_PERIOD_THRESHOLD_MIN_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2332 DDRSS_PHY_554 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_NTP_PERIOD_THRESHOLD_MAX_2R/W0h

Maximum Threshold that phy_clk_wrdqs_slave_delay could cross boundary, to set period threshold/early threshold after No-Topology training is completed for slice 2.

15-10RESERVEDR/WX
9-0PHY_NTP_PERIOD_THRESHOLD_MIN_2R/W0h

Minimum Threshold that phy_clk_wrdqs_slave_delay could cross boundary, to set period threshold/early threshold after No-Topology training is completed for slice 2.

2.5.4.324 DDRSS_PHY_555 Register (Offset = 48ACh) [reset = X]

DDRSS_PHY_555 is shown in Figure 8-1161 and described in Table 8-2334.

Return to Summary Table.

Table 8-2333 DDRSS_PHY_555 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48ACh
Figure 8-1161 DDRSS_PHY_555 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
PHY_FIFO_PTR_OBS_2
R-0h
15141312111098
RESERVEDSC_PHY_MANUAL_CLEAR_2
R/W-XW-0h
76543210
RESERVEDPHY_CALVL_VREF_DRIVING_SLICE_2
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2334 DDRSS_PHY_555 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR/WX
23-16PHY_FIFO_PTR_OBS_2R0h

Observation register containing read entry FIFO pointers for slice 2.
READ-ONLY

15-14RESERVEDR/WX
13-8SC_PHY_MANUAL_CLEAR_2W0h

Manual reset/clear of internal logic for slice 2.
Bit (0) initiates manual setup of the read DQS gate.
Bit (1) is reset of read entry FIFO pointers.
Bit (2) is reset of master delay min/max lock values.
Bit (3) is manual reset of master delay unlock counter.
Bit (4) is reset of leveling error bit in the leveling status registers.
Bit (5) is clearing of the gate tracking observation register.
Set each bit to 1 to initiate/reset.
WRITE-ONLY

7-1RESERVEDR/WX
0PHY_CALVL_VREF_DRIVING_SLICE_2R/W0h

Indicates if slice 2 is used to drive the VREF value to the device during CA training.

2.5.4.325 DDRSS_PHY_556 Register (Offset = 48B0h) [reset = 00100000h]

DDRSS_PHY_556 is shown in Figure 8-1162 and described in Table 8-2336.

Return to Summary Table.

Table 8-2335 DDRSS_PHY_556 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48B0h
Figure 8-1162 DDRSS_PHY_556 Register
313029282726252423222120191817161514131211109876543210
PHY_LPBK_RESULT_OBS_2
R-00100000h
LEGEND: R = Read Only; -n = value after reset
Table 8-2336 DDRSS_PHY_556 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_LPBK_RESULT_OBS_2R00100000h

Observation register containing loopback status/results for slice 2.
READ-ONLY

2.5.4.326 DDRSS_PHY_557 Register (Offset = 48B4h) [reset = X]

DDRSS_PHY_557 is shown in Figure 8-1163 and described in Table 8-2338.

Return to Summary Table.

Table 8-2337 DDRSS_PHY_557 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48B4h
Figure 8-1163 DDRSS_PHY_557 Register
31302928272625242322212019181716
RESERVEDPHY_MASTER_DLY_LOCK_OBS_2
R-XR-0h
1514131211109876543210
PHY_LPBK_ERROR_COUNT_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2338 DDRSS_PHY_557 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDRX
26-16PHY_MASTER_DLY_LOCK_OBS_2R0h

Observation register containing master delay results for slice 2.
READ-ONLY

15-0PHY_LPBK_ERROR_COUNT_OBS_2R0h

Observation register containing total number of loopback error data for slice 2.
READ-ONLY

2.5.4.327 DDRSS_PHY_558 Register (Offset = 48B8h) [reset = X]

DDRSS_PHY_558 is shown in Figure 8-1164 and described in Table 8-2340.

Return to Summary Table.

Table 8-2339 DDRSS_PHY_558 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48B8h
Figure 8-1164 DDRSS_PHY_558 Register
3130292827262524
PHY_RDDQS_DQ_RISE_ADDER_SLV_DLY_ENC_OBS_2
R-0h
2322212019181716
PHY_MEAS_DLY_STEP_VALUE_2
R-0h
15141312111098
RESERVEDPHY_RDDQS_BASE_SLV_DLY_ENC_OBS_2
R-XR-0h
76543210
RESERVEDPHY_RDDQ_SLV_DLY_ENC_OBS_2
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2340 DDRSS_PHY_558 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_RDDQS_DQ_RISE_ADDER_SLV_DLY_ENC_OBS_2R0h

Observation register containing read DQS DQ rising edge adder slave delay encoded value for slice 2.
READ-ONLY

23-16PHY_MEAS_DLY_STEP_VALUE_2R0h

Observation register containing fraction of the cycle in 1 delay element, numerator with demominator of 512, for slice 2.
READ-ONLY

15RESERVEDRX
14-8PHY_RDDQS_BASE_SLV_DLY_ENC_OBS_2R0h

Observation register containing read DQS base slave delay encoded value for slice 2.
READ-ONLY

7RESERVEDRX
6-0PHY_RDDQ_SLV_DLY_ENC_OBS_2R0h

Observation register containing read DQ slave delay encoded values for slice 2.
READ-ONLY

2.5.4.328 DDRSS_PHY_559 Register (Offset = 48BCh) [reset = X]

DDRSS_PHY_559 is shown in Figure 8-1165 and described in Table 8-2342.

Return to Summary Table.

Table 8-2341 DDRSS_PHY_559 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48BCh
Figure 8-1165 DDRSS_PHY_559 Register
3130292827262524
RESERVEDPHY_WRDQS_BASE_SLV_DLY_ENC_OBS_2
R-XR-0h
2322212019181716
RESERVEDPHY_RDDQS_GATE_SLV_DLY_ENC_OBS_2
R-XR-0h
15141312111098
PHY_RDDQS_GATE_SLV_DLY_ENC_OBS_2
R-0h
76543210
PHY_RDDQS_DQ_FALL_ADDER_SLV_DLY_ENC_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2342 DDRSS_PHY_559 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDRX
30-24PHY_WRDQS_BASE_SLV_DLY_ENC_OBS_2R0h

Observation register containing write DQS base slave delay encoded value for slice 2.
READ-ONLY

23-19RESERVEDRX
18-8PHY_RDDQS_GATE_SLV_DLY_ENC_OBS_2R0h

Observation register containing read DQS gate slave delay encoded value for slice 2.
READ-ONLY

7-0PHY_RDDQS_DQ_FALL_ADDER_SLV_DLY_ENC_OBS_2R0h

Observation register containing read DQS DQ falling edge adder slave delay encoded value for slice 2.
READ-ONLY

2.5.4.329 DDRSS_PHY_560 Register (Offset = 48C0h) [reset = X]

DDRSS_PHY_560 is shown in Figure 8-1166 and described in Table 8-2344.

Return to Summary Table.

Table 8-2343 DDRSS_PHY_560 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48C0h
Figure 8-1166 DDRSS_PHY_560 Register
3130292827262524
RESERVED
R-X
2322212019181716
RESERVEDPHY_WR_SHIFT_OBS_2
R-XR-0h
15141312111098
PHY_WR_ADDER_SLV_DLY_ENC_OBS_2
R-0h
76543210
PHY_WRDQ_BASE_SLV_DLY_ENC_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2344 DDRSS_PHY_560 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDRX
18-16PHY_WR_SHIFT_OBS_2R0h

Observation register containing automatic half cycle and cycle shift values for slice 2.
READ-ONLY

15-8PHY_WR_ADDER_SLV_DLY_ENC_OBS_2R0h

Observation register containing write adder slave delay encoded value for slice 2.
READ-ONLY

7-0PHY_WRDQ_BASE_SLV_DLY_ENC_OBS_2R0h

Observation register containing write DQ base slave delay encoded value for slice 2.
READ-ONLY

2.5.4.330 DDRSS_PHY_561 Register (Offset = 48C4h) [reset = X]

DDRSS_PHY_561 is shown in Figure 8-1167 and described in Table 8-2346.

Return to Summary Table.

Table 8-2345 DDRSS_PHY_561 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48C4h
Figure 8-1167 DDRSS_PHY_561 Register
31302928272625242322212019181716
RESERVEDPHY_WRLVL_HARD1_DELAY_OBS_2
R-XR-0h
1514131211109876543210
RESERVEDPHY_WRLVL_HARD0_DELAY_OBS_2
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2346 DDRSS_PHY_561 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_WRLVL_HARD1_DELAY_OBS_2R0h

Observation register containing write leveling first hard 1 DQS slave delay for slice 2.
READ-ONLY

15-10RESERVEDRX
9-0PHY_WRLVL_HARD0_DELAY_OBS_2R0h

Observation register containing write leveling last hard 0 DQS slave delay for slice 2.
READ-ONLY

2.5.4.331 DDRSS_PHY_562 Register (Offset = 48C8h) [reset = X]

DDRSS_PHY_562 is shown in Figure 8-1168 and described in Table 8-2348.

Return to Summary Table.

Table 8-2347 DDRSS_PHY_562 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48C8h
Figure 8-1168 DDRSS_PHY_562 Register
31302928272625242322212019181716
RESERVEDPHY_WRLVL_STATUS_OBS_2
R-XR-0h
1514131211109876543210
PHY_WRLVL_STATUS_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2348 DDRSS_PHY_562 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDRX
16-0PHY_WRLVL_STATUS_OBS_2R0h

Observation register containing write leveling status for slice 2.
READ-ONLY

2.5.4.332 DDRSS_PHY_563 Register (Offset = 48CCh) [reset = X]

DDRSS_PHY_563 is shown in Figure 8-1169 and described in Table 8-2350.

Return to Summary Table.

Table 8-2349 DDRSS_PHY_563 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48CCh
Figure 8-1169 DDRSS_PHY_563 Register
3130292827262524
RESERVEDPHY_GATE_SMPL2_SLV_DLY_ENC_OBS_2
R-XR-0h
2322212019181716
PHY_GATE_SMPL2_SLV_DLY_ENC_OBS_2
R-0h
15141312111098
RESERVEDPHY_GATE_SMPL1_SLV_DLY_ENC_OBS_2
R-XR-0h
76543210
PHY_GATE_SMPL1_SLV_DLY_ENC_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2350 DDRSS_PHY_563 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_GATE_SMPL2_SLV_DLY_ENC_OBS_2R0h

Observation register containing gate sample2 slave delay encoded values for slice 2.
READ-ONLY

15-10RESERVEDRX
9-0PHY_GATE_SMPL1_SLV_DLY_ENC_OBS_2R0h

Observation register containing gate sample1 slave delay encoded values for slice 2.
READ-ONLY

2.5.4.333 DDRSS_PHY_564 Register (Offset = 48D0h) [reset = X]

DDRSS_PHY_564 is shown in Figure 8-1170 and described in Table 8-2352.

Return to Summary Table.

Table 8-2351 DDRSS_PHY_564 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48D0h
Figure 8-1170 DDRSS_PHY_564 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_HARD0_DELAY_OBS_2
R-XR-0h
1514131211109876543210
PHY_WRLVL_ERROR_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2352 DDRSS_PHY_564 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDRX
29-16PHY_GTLVL_HARD0_DELAY_OBS_2R0h

Observation register containing gate training first hard 0 DQS slave delay for slice 2.
READ-ONLY

15-0PHY_WRLVL_ERROR_OBS_2R0h

Observation register containing write leveling error status for slice 2.
READ-ONLY

2.5.4.334 DDRSS_PHY_565 Register (Offset = 48D4h) [reset = X]

DDRSS_PHY_565 is shown in Figure 8-1171 and described in Table 8-2354.

Return to Summary Table.

Table 8-2353 DDRSS_PHY_565 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48D4h
Figure 8-1171 DDRSS_PHY_565 Register
31302928272625242322212019181716
RESERVED
R-X
1514131211109876543210
RESERVEDPHY_GTLVL_HARD1_DELAY_OBS_2
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2354 DDRSS_PHY_565 Register Field Descriptions
BitFieldTypeResetDescription
31-14RESERVEDRX
13-0PHY_GTLVL_HARD1_DELAY_OBS_2R0h

Observation register containing gate training last hard 1 DQS slave delay for slice 2.
READ-ONLY

2.5.4.335 DDRSS_PHY_566 Register (Offset = 48D8h) [reset = X]

DDRSS_PHY_566 is shown in Figure 8-1172 and described in Table 8-2356.

Return to Summary Table.

Table 8-2355 DDRSS_PHY_566 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48D8h
Figure 8-1172 DDRSS_PHY_566 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_STATUS_OBS_2
R-XR-0h
1514131211109876543210
PHY_GTLVL_STATUS_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2356 DDRSS_PHY_566 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDRX
17-0PHY_GTLVL_STATUS_OBS_2R0h

Observation register containing gate training status for slice 2.
READ-ONLY

2.5.4.336 DDRSS_PHY_567 Register (Offset = 48DCh) [reset = X]

DDRSS_PHY_567 is shown in Figure 8-1173 and described in Table 8-2358.

Return to Summary Table.

Table 8-2357 DDRSS_PHY_567 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48DCh
Figure 8-1173 DDRSS_PHY_567 Register
3130292827262524
RESERVEDPHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_2
R-XR-0h
2322212019181716
PHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_2
R-0h
15141312111098
RESERVEDPHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_2
R-XR-0h
76543210
PHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2358 DDRSS_PHY_567 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_2R0h

Observation register containing read leveling data window trailing edge slave delay setting for slice 2.
READ-ONLY

15-10RESERVEDRX
9-0PHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_2R0h

Observation register containing read leveling data window leading edge slave delay setting for slice 2.
READ-ONLY

2.5.4.337 DDRSS_PHY_568 Register (Offset = 48E0h) [reset = X]

DDRSS_PHY_568 is shown in Figure 8-1174 and described in Table 8-2360.

Return to Summary Table.

Table 8-2359 DDRSS_PHY_568 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48E0h
Figure 8-1174 DDRSS_PHY_568 Register
3130292827262524
RESERVED
R-X
2322212019181716
RESERVED
R-X
15141312111098
RESERVED
R-X
76543210
RESERVEDPHY_RDLVL_RDDQS_DQ_NUM_WINDOWS_OBS_2
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2360 DDRSS_PHY_568 Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDRX
1-0PHY_RDLVL_RDDQS_DQ_NUM_WINDOWS_OBS_2R0h

Observation register containing read leveling number of windows found for slice 2.
READ-ONLY

2.5.4.338 DDRSS_PHY_569 Register (Offset = 48E4h) [reset = 0h]

DDRSS_PHY_569 is shown in Figure 8-1175 and described in Table 8-2362.

Return to Summary Table.

Table 8-2361 DDRSS_PHY_569 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48E4h
Figure 8-1175 DDRSS_PHY_569 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_STATUS_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2362 DDRSS_PHY_569 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_STATUS_OBS_2R0h

Observation register containing read leveling status for slice 2.
READ-ONLY

2.5.4.339 DDRSS_PHY_570 Register (Offset = 48E8h) [reset = 0h]

DDRSS_PHY_570 is shown in Figure 8-1176 and described in Table 8-2364.

Return to Summary Table.

Table 8-2363 DDRSS_PHY_570 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48E8h
Figure 8-1176 DDRSS_PHY_570 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PERIODIC_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2364 DDRSS_PHY_570 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PERIODIC_OBS_2R0h

Observation register containing periodic read leveling status for slice 2.
READ-ONLY

2.5.4.340 DDRSS_PHY_571 Register (Offset = 48ECh) [reset = X]

DDRSS_PHY_571 is shown in Figure 8-1177 and described in Table 8-2366.

Return to Summary Table.

Table 8-2365 DDRSS_PHY_571 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48ECh
Figure 8-1177 DDRSS_PHY_571 Register
31302928272625242322212019181716
RESERVEDPHY_WDQLVL_DQDM_TE_DLY_OBS_2
R-XR-7FFh
1514131211109876543210
RESERVEDPHY_WDQLVL_DQDM_LE_DLY_OBS_2
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2366 DDRSS_PHY_571 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDRX
26-16PHY_WDQLVL_DQDM_TE_DLY_OBS_2R7FFh

Observation register containing write data leveling data window trailing edge slave delay setting for slice 2.
READ-ONLY

15-11RESERVEDRX
10-0PHY_WDQLVL_DQDM_LE_DLY_OBS_2R0h

Observation register containing write data leveling data window leading edge slave delay setting for slice 2.
READ-ONLY

2.5.4.341 DDRSS_PHY_572 Register (Offset = 48F0h) [reset = 0h]

DDRSS_PHY_572 is shown in Figure 8-1178 and described in Table 8-2368.

Return to Summary Table.

Table 8-2367 DDRSS_PHY_572 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48F0h
Figure 8-1178 DDRSS_PHY_572 Register
313029282726252423222120191817161514131211109876543210
PHY_WDQLVL_STATUS_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2368 DDRSS_PHY_572 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_WDQLVL_STATUS_OBS_2R0h

Observation register containing write data leveling status for slice 2.
READ-ONLY

2.5.4.342 DDRSS_PHY_573 Register (Offset = 48F4h) [reset = 0h]

DDRSS_PHY_573 is shown in Figure 8-1179 and described in Table 8-2370.

Return to Summary Table.

Table 8-2369 DDRSS_PHY_573 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48F4h
Figure 8-1179 DDRSS_PHY_573 Register
313029282726252423222120191817161514131211109876543210
PHY_WDQLVL_PERIODIC_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2370 DDRSS_PHY_573 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_WDQLVL_PERIODIC_OBS_2R0h

Observation register containing periodic write data leveling status for slice 2.
READ-ONLY

2.5.4.343 DDRSS_PHY_574 Register (Offset = 48F8h) [reset = X]

DDRSS_PHY_574 is shown in Figure 8-1180 and described in Table 8-2372.

Return to Summary Table.

Table 8-2371 DDRSS_PHY_574 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48F8h
Figure 8-1180 DDRSS_PHY_574 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_DDL_MODE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2372 DDRSS_PHY_574 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-0PHY_DDL_MODE_2R/W0h

DDL mode for slice 2.

2.5.4.344 DDRSS_PHY_575 Register (Offset = 48FCh) [reset = X]

DDRSS_PHY_575 is shown in Figure 8-1181 and described in Table 8-2374.

Return to Summary Table.

Table 8-2373 DDRSS_PHY_575 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 48FCh
Figure 8-1181 DDRSS_PHY_575 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_DDL_MASK_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2374 DDRSS_PHY_575 Register Field Descriptions
BitFieldTypeResetDescription
31-6RESERVEDR/WX
5-0PHY_DDL_MASK_2R/W0h

DDL mask for slice 2.

2.5.4.345 DDRSS_PHY_576 Register (Offset = 4900h) [reset = 0h]

DDRSS_PHY_576 is shown in Figure 8-1182 and described in Table 8-2376.

Return to Summary Table.

Table 8-2375 DDRSS_PHY_576 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4900h
Figure 8-1182 DDRSS_PHY_576 Register
313029282726252423222120191817161514131211109876543210
PHY_DDL_TEST_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2376 DDRSS_PHY_576 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DDL_TEST_OBS_2R0h

DDL test observation for slice 2.
READ-ONLY

2.5.4.346 DDRSS_PHY_577 Register (Offset = 4904h) [reset = 0h]

DDRSS_PHY_577 is shown in Figure 8-1183 and described in Table 8-2378.

Return to Summary Table.

Table 8-2377 DDRSS_PHY_577 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4904h
Figure 8-1183 DDRSS_PHY_577 Register
313029282726252423222120191817161514131211109876543210
PHY_DDL_TEST_MSTR_DLY_OBS_2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2378 DDRSS_PHY_577 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DDL_TEST_MSTR_DLY_OBS_2R0h

DDL test observation delays for slice 2 master DDL.
READ-ONLY

2.5.4.347 DDRSS_PHY_578 Register (Offset = 4908h) [reset = X]

DDRSS_PHY_578 is shown in Figure 8-1184 and described in Table 8-2380.

Return to Summary Table.

Table 8-2379 DDRSS_PHY_578 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4908h
Figure 8-1184 DDRSS_PHY_578 Register
3130292827262524
RESERVEDPHY_RX_CAL_OVERRIDE_2
R/W-XR/W-0h
2322212019181716
RESERVEDSC_PHY_RX_CAL_START_2
R/W-XW-0h
15141312111098
RESERVEDPHY_LP4_WDQS_OE_EXTEND_2
R/W-XR/W-0h
76543210
PHY_DDL_TRACK_UPD_THRESHOLD_2
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2380 DDRSS_PHY_578 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RX_CAL_OVERRIDE_2R/W0h

Manual setting of RX Calibration enable for slice 2.

23-17RESERVEDR/WX
16SC_PHY_RX_CAL_START_2W0h

Manual RX Calibration start for slice 2.
WRITE-ONLY

15-9RESERVEDR/WX
8PHY_LP4_WDQS_OE_EXTEND_2R/W0h

LPDDR4 write preamble extension enable for slice 2.

7-0PHY_DDL_TRACK_UPD_THRESHOLD_2R/W0h

Specify threshold value for PHY init update tracking for slice 2.

2.5.4.348 DDRSS_PHY_579 Register (Offset = 490Ch) [reset = X]

DDRSS_PHY_579 is shown in Figure 8-1185 and described in Table 8-2382.

Return to Summary Table.

Table 8-2381 DDRSS_PHY_579 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 490Ch
Figure 8-1185 DDRSS_PHY_579 Register
3130292827262524
RESERVEDPHY_RX_CAL_DQ0_2
R/W-XR/W-0h
2322212019181716
PHY_RX_CAL_DQ0_2
R/W-0h
15141312111098
RESERVEDPHY_SLICE_RXCAL_SHUTOFF_FDBK_OE_2
R/W-XR/W-0h
76543210
PHY_RX_CAL_SAMPLE_WAIT_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2382 DDRSS_PHY_579 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ0_2R/W0h

RX Calibration codes for DQ0 for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8PHY_SLICE_RXCAL_SHUTOFF_FDBK_OE_2R/W0h

Data slice power reduction disable for slice 2.

7-0PHY_RX_CAL_SAMPLE_WAIT_2R/W0h

RX Calibration state machine wait count for slice 2.

2.5.4.349 DDRSS_PHY_580 Register (Offset = 4910h) [reset = X]

DDRSS_PHY_580 is shown in Figure 8-1186 and described in Table 8-2384.

Return to Summary Table.

Table 8-2383 DDRSS_PHY_580 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4910h
Figure 8-1186 DDRSS_PHY_580 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ2_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ1_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2384 DDRSS_PHY_580 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ2_2R/W0h

RX Calibration codes for DQ2 for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ1_2R/W0h

RX Calibration codes for DQ1 for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.350 DDRSS_PHY_581 Register (Offset = 4914h) [reset = X]

DDRSS_PHY_581 is shown in Figure 8-1187 and described in Table 8-2386.

Return to Summary Table.

Table 8-2385 DDRSS_PHY_581 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4914h
Figure 8-1187 DDRSS_PHY_581 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ4_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ3_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2386 DDRSS_PHY_581 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ4_2R/W0h

RX Calibration codes for DQ4 for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ3_2R/W0h

RX Calibration codes for DQ3 for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.351 DDRSS_PHY_582 Register (Offset = 4918h) [reset = X]

DDRSS_PHY_582 is shown in Figure 8-1188 and described in Table 8-2388.

Return to Summary Table.

Table 8-2387 DDRSS_PHY_582 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4918h
Figure 8-1188 DDRSS_PHY_582 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ6_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ5_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2388 DDRSS_PHY_582 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ6_2R/W0h

RX Calibration codes for DQ6 for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ5_2R/W0h

RX Calibration codes for DQ5 for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.352 DDRSS_PHY_583 Register (Offset = 491Ch) [reset = X]

DDRSS_PHY_583 is shown in Figure 8-1189 and described in Table 8-2390.

Return to Summary Table.

Table 8-2389 DDRSS_PHY_583 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 491Ch
Figure 8-1189 DDRSS_PHY_583 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ7_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2390 DDRSS_PHY_583 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ7_2R/W0h

RX Calibration codes for DQ7 for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.353 DDRSS_PHY_584 Register (Offset = 4920h) [reset = X]

DDRSS_PHY_584 is shown in Figure 8-1190 and described in Table 8-2392.

Return to Summary Table.

Table 8-2391 DDRSS_PHY_584 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4920h
Figure 8-1190 DDRSS_PHY_584 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_RX_CAL_DM_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2392 DDRSS_PHY_584 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_RX_CAL_DM_2R/W0h

RX Calibration codes for DM for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.354 DDRSS_PHY_585 Register (Offset = 4924h) [reset = X]

DDRSS_PHY_585 is shown in Figure 8-1191 and described in Table 8-2394.

Return to Summary Table.

Table 8-2393 DDRSS_PHY_585 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4924h
Figure 8-1191 DDRSS_PHY_585 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_FDBK_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQS_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2394 DDRSS_PHY_585 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_FDBK_2R/W0h

RX Calibration codes for FDBK for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQS_2R/W0h

RX Calibration codes for DQS for slice 2.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.355 DDRSS_PHY_586 Register (Offset = 4928h) [reset = X]

DDRSS_PHY_586 is shown in Figure 8-1192 and described in Table 8-2396.

Return to Summary Table.

Table 8-2395 DDRSS_PHY_586 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4928h
Figure 8-1192 DDRSS_PHY_586 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_LOCK_OBS_2
R-XR-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_OBS_2
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2396 DDRSS_PHY_586 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDRX
24-16PHY_RX_CAL_LOCK_OBS_2R0h

RX Calibration lock results for slice 2.
Bit (
3:0) is the state machine rx_cal_sm.
Bit (4) is the rx_cal_done signal.
READ-ONLY

15-11RESERVEDRX
10-0PHY_RX_CAL_OBS_2R0h

RX Calibration results for slice 2.
Bits (
7:0) contain calibration results from DQ
0-7.
Bit (8) contains calibration result from DM.
Bit (9) contains calibration result from DQS.
Bit (10) contains calibration result from FDBK.
READ-ONLY

2.5.4.356 DDRSS_PHY_587 Register (Offset = 492Ch) [reset = X]

DDRSS_PHY_587 is shown in Figure 8-1193 and described in Table 8-2398.

Return to Summary Table.

Table 8-2397 DDRSS_PHY_587 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 492Ch
Figure 8-1193 DDRSS_PHY_587 Register
3130292827262524
RESERVEDPHY_RX_CAL_COMP_VAL_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RX_CAL_DIFF_ADJUST_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RX_CAL_SE_ADJUST_2
R/W-XR/W-0h
76543210
RESERVEDPHY_RX_CAL_DISABLE_2
R/W-XR/W-1h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2398 DDRSS_PHY_587 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RX_CAL_COMP_VAL_2R/W0h

Expected C value from RX pad for slice 2.

23RESERVEDR/WX
22-16PHY_RX_CAL_DIFF_ADJUST_2R/W0h

Fine adjustment for Single-Ended RX pad of RX CAL V2 for slice 2.

15RESERVEDR/WX
14-8PHY_RX_CAL_SE_ADJUST_2R/W0h

Fine adjustment for Single-Ended RX pad of RX CAL V2 for slice 2.

7-1RESERVEDR/WX
0PHY_RX_CAL_DISABLE_2R/W1h

RX CAL disable signal for slice 2, set 1 to bypass the rx calibration

2.5.4.357 DDRSS_PHY_588 Register (Offset = 4930h) [reset = X]

DDRSS_PHY_588 is shown in Figure 8-1194 and described in Table 8-2400.

Return to Summary Table.

Table 8-2399 DDRSS_PHY_588 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4930h
Figure 8-1194 DDRSS_PHY_588 Register
31302928272625242322212019181716
RESERVEDPHY_PAD_RX_BIAS_EN_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_INDEX_MASK_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2400 DDRSS_PHY_588 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_PAD_RX_BIAS_EN_2R/W0h

Controls RX_BIAS_EN pin for each pad for slice 2.

15-12RESERVEDR/WX
11-0PHY_RX_CAL_INDEX_MASK_2R/W0h

RX offset calibration mask of all RX pad for slice 2.

2.5.4.358 DDRSS_PHY_589 Register (Offset = 4934h) [reset = X]

DDRSS_PHY_589 is shown in Figure 8-1195 and described in Table 8-2402.

Return to Summary Table.

Table 8-2401 DDRSS_PHY_589 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4934h
Figure 8-1195 DDRSS_PHY_589 Register
3130292827262524
RESERVEDPHY_DATA_DC_WEIGHT_2
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_CAL_TIMEOUT_2
R/W-0h
15141312111098
PHY_DATA_DC_CAL_SAMPLE_WAIT_2
R/W-0h
76543210
RESERVEDPHY_STATIC_TOG_DISABLE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2402 DDRSS_PHY_589 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_DATA_DC_WEIGHT_2R/W0h

Determines weight of average calculating for slice 2.

23-16PHY_DATA_DC_CAL_TIMEOUT_2R/W0h

Determines timeout number of iteration for slice 2.

15-8PHY_DATA_DC_CAL_SAMPLE_WAIT_2R/W0h

Determines number of cycles to wait for each sample for slice 2.

7-5RESERVEDR/WX
4-0PHY_STATIC_TOG_DISABLE_2R/W0h

Control to disable toggle during static activity for slice 2.
bit
0: Write path delay line disable
bit
1: Read path delay line disable
bit
2: Read data path disable
bit
3: clk_phy disable
bit
4: master delay line disable.

2.5.4.359 DDRSS_PHY_590 Register (Offset = 4938h) [reset = X]

DDRSS_PHY_590 is shown in Figure 8-1196 and described in Table 8-2404.

Return to Summary Table.

Table 8-2403 DDRSS_PHY_590 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4938h
Figure 8-1196 DDRSS_PHY_590 Register
3130292827262524
RESERVEDPHY_DATA_DC_ADJUST_DIRECT_2
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_ADJUST_THRSHLD_2
R/W-0h
15141312111098
PHY_DATA_DC_ADJUST_SAMPLE_CNT_2
R/W-0h
76543210
RESERVEDPHY_DATA_DC_ADJUST_START_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2404 DDRSS_PHY_590 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_DATA_DC_ADJUST_DIRECT_2R/W0h

Adjust direction for slice 2.

23-16PHY_DATA_DC_ADJUST_THRSHLD_2R/W0h

Duty cycle adjust threshold around the mid-point for slice 2.

15-8PHY_DATA_DC_ADJUST_SAMPLE_CNT_2R/W0h

Duty cycle adjust sample count for slice 2.

7-6RESERVEDR/WX
5-0PHY_DATA_DC_ADJUST_START_2R/W0h

Duty cycle adjust starting value for slice 2.

2.5.4.360 DDRSS_PHY_591 Register (Offset = 493Ch) [reset = X]

DDRSS_PHY_591 is shown in Figure 8-1197 and described in Table 8-2406.

Return to Summary Table.

Table 8-2405 DDRSS_PHY_591 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 493Ch
Figure 8-1197 DDRSS_PHY_591 Register
3130292827262524
RESERVEDPHY_FDBK_PWR_CTRL_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_DATA_DC_SW_RANK_2
R/W-XR/W-1h
15141312111098
RESERVEDPHY_DATA_DC_CAL_START_2
R/W-XR/W-0h
76543210
RESERVEDPHY_DATA_DC_CAL_POLARITY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2406 DDRSS_PHY_591 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_FDBK_PWR_CTRL_2R/W0h

Shutoff gate feedback IO to reduce power for slice 2.

23-18RESERVEDR/WX
17-16PHY_DATA_DC_SW_RANK_2R/W1h

Rank selection for software based duty cycle correction for slice 2.

15-9RESERVEDR/WX
8PHY_DATA_DC_CAL_START_2R/W0h

Manual trigger for DCC for slice 2.

7-1RESERVEDR/WX
0PHY_DATA_DC_CAL_POLARITY_2R/W0h

Calibration polarity for slice 2.

2.5.4.361 DDRSS_PHY_592 Register (Offset = 4940h) [reset = X]

DDRSS_PHY_592 is shown in Figure 8-1198 and described in Table 8-2408.

Return to Summary Table.

Table 8-2407 DDRSS_PHY_592 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4940h
Figure 8-1198 DDRSS_PHY_592 Register
3130292827262524
RESERVEDPHY_SLICE_PWR_RDC_DISABLE_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_DCC_RXCAL_CTRL_GATE_DISABLE_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDPATH_GATE_DISABLE_2
R/W-XR/W-0h
76543210
RESERVEDPHY_SLV_DLY_CTRL_GATE_DISABLE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2408 DDRSS_PHY_592 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_SLICE_PWR_RDC_DISABLE_2R/W0h

Data slice power reduction disable for slice 2.

23-17RESERVEDR/WX
16PHY_DCC_RXCAL_CTRL_GATE_DISABLE_2R/W0h

Data slice DCC and RX_CAL block power reduction disable for slice 2.

15-9RESERVEDR/WX
8PHY_RDPATH_GATE_DISABLE_2R/W0h

Data slice read path power reduction disable for slice 2.

7-1RESERVEDR/WX
0PHY_SLV_DLY_CTRL_GATE_DISABLE_2R/W0h

Data slice slv_dly_control block power reduction disable for slice 2.

2.5.4.362 DDRSS_PHY_593 Register (Offset = 4944h) [reset = X]

DDRSS_PHY_593 is shown in Figure 8-1199 and described in Table 8-2410.

Return to Summary Table.

Table 8-2409 DDRSS_PHY_593 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4944h
Figure 8-1199 DDRSS_PHY_593 Register
31302928272625242322212019181716
RESERVEDPHY_DS_FSM_ERROR_INFO_2
R/W-XR-0h
1514131211109876543210
RESERVEDPHY_PARITY_ERROR_REGIF_2
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-2410 DDRSS_PHY_593 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16PHY_DS_FSM_ERROR_INFO_2R0h

Data slice level FSM Error Info for slice 2.
READ-ONLY

15-11RESERVEDR/WX
10-0PHY_PARITY_ERROR_REGIF_2R/W0h

Inject parity error to register interface signals for slice 2.

2.5.4.363 DDRSS_PHY_594 Register (Offset = 4948h) [reset = X]

DDRSS_PHY_594 is shown in Figure 8-1200 and described in Table 8-2412.

Return to Summary Table.

Table 8-2411 DDRSS_PHY_594 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4948h
Figure 8-1200 DDRSS_PHY_594 Register
3130292827262524
RESERVEDSC_PHY_DS_FSM_ERROR_INFO_WOCLR_2
R/W-XW-0h
2322212019181716
SC_PHY_DS_FSM_ERROR_INFO_WOCLR_2
W-0h
15141312111098
RESERVEDPHY_DS_FSM_ERROR_INFO_MASK_2
R/W-XR/W-0h
76543210
PHY_DS_FSM_ERROR_INFO_MASK_2
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2412 DDRSS_PHY_594 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16SC_PHY_DS_FSM_ERROR_INFO_WOCLR_2W0h

Data slice level FSM Error Info for slice 2.
WRITE-ONLY

15-14RESERVEDR/WX
13-0PHY_DS_FSM_ERROR_INFO_MASK_2R/W0h

Data slice level FSM Error Info Mask for slice 2.

2.5.4.364 DDRSS_PHY_595 Register (Offset = 494Ch) [reset = X]

DDRSS_PHY_595 is shown in Figure 8-1201 and described in Table 8-2414.

Return to Summary Table.

Table 8-2413 DDRSS_PHY_595 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 494Ch
Figure 8-1201 DDRSS_PHY_595 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDSC_PHY_DS_TRAIN_CALIB_ERROR_INFO_WOCLR_2
R/W-XW-0h
15141312111098
RESERVEDPHY_DS_TRAIN_CALIB_ERROR_INFO_MASK_2
R/W-XR/W-0h
76543210
RESERVEDPHY_DS_TRAIN_CALIB_ERROR_INFO_2
R/W-XR-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2414 DDRSS_PHY_595 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16SC_PHY_DS_TRAIN_CALIB_ERROR_INFO_WOCLR_2W0h

Data slice level training/calibration Error Info for slice 2.
WRITE-ONLY

15-13RESERVEDR/WX
12-8PHY_DS_TRAIN_CALIB_ERROR_INFO_MASK_2R/W0h

Data slice level training/calibration Error Info Mask for slice 2.

7-5RESERVEDR/WX
4-0PHY_DS_TRAIN_CALIB_ERROR_INFO_2R0h

Data slice level training/calibration Error Info for slice 2.
READ-ONLY

2.5.4.365 DDRSS_PHY_596 Register (Offset = 4950h) [reset = X]

DDRSS_PHY_596 is shown in Figure 8-1202 and described in Table 8-2416.

Return to Summary Table.

Table 8-2415 DDRSS_PHY_596 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4950h
Figure 8-1202 DDRSS_PHY_596 Register
3130292827262524
RESERVEDPHY_DQS_TSEL_ENABLE_2
R/W-XR/W-0h
2322212019181716
PHY_DQ_TSEL_SELECT_2
R/W-0h
15141312111098
PHY_DQ_TSEL_SELECT_2
R/W-0h
76543210
RESERVEDPHY_DQ_TSEL_ENABLE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2416 DDRSS_PHY_596 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_DQS_TSEL_ENABLE_2R/W0h

Operation type tsel enables for DQS signals for slice 2.
Bit (0) enables tsel_en during read cycles.
Bit (1) enables tsel_en during write cycles.
Bit (2) enables tsel_en during idle cycles.
Set each bit to 1 to enable.

23-8PHY_DQ_TSEL_SELECT_2R/W0h

Operation type tsel select values for DQ/DM signals for slice 2.

7-3RESERVEDR/WX
2-0PHY_DQ_TSEL_ENABLE_2R/W0h

Operation type tsel enables for DQ/DM signals for slice 2.
Bit (0) enables tsel_en during read cycles.
Bit (1) enables tsel_en during write cycles.
Bit (2) enables tsel_en during idle cycles.
Set each bit to 1 to enable.

2.5.4.366 DDRSS_PHY_597 Register (Offset = 4954h) [reset = X]

DDRSS_PHY_597 is shown in Figure 8-1203 and described in Table 8-2418.

Return to Summary Table.

Table 8-2417 DDRSS_PHY_597 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4954h
Figure 8-1203 DDRSS_PHY_597 Register
3130292827262524
RESERVEDPHY_VREF_INITIAL_START_POINT_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_TWO_CYC_PREAMBLE_2
R/W-XR/W-0h
15141312111098
PHY_DQS_TSEL_SELECT_2
R/W-0h
76543210
PHY_DQS_TSEL_SELECT_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2418 DDRSS_PHY_597 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-24PHY_VREF_INITIAL_START_POINT_2R/W0h

Data slice initial VREF training start value for slice 2.

23-18RESERVEDR/WX
17-16PHY_TWO_CYC_PREAMBLE_2R/W0h

2 cycle preamble support for slice 2.
Bit (0) controls the 2 cycle read preamble.
Bit (1) controls the 2 cycle write preamble.
Set each bit to 1 to enable.

15-0PHY_DQS_TSEL_SELECT_2R/W0h

Operation type tsel select values for DQS signals for slice 2.

2.5.4.367 DDRSS_PHY_598 Register (Offset = 4958h) [reset = X]

DDRSS_PHY_598 is shown in Figure 8-1204 and described in Table 8-2420.

Return to Summary Table.

Table 8-2419 DDRSS_PHY_598 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4958h
Figure 8-1204 DDRSS_PHY_598 Register
3130292827262524
PHY_NTP_WDQ_STEP_SIZE_2
R/W-0h
2322212019181716
RESERVEDPHY_NTP_TRAIN_EN_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_VREF_TRAINING_CTRL_2
R/W-XR/W-0h
76543210
RESERVEDPHY_VREF_INITIAL_STOP_POINT_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2420 DDRSS_PHY_598 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_NTP_WDQ_STEP_SIZE_2R/W0h

Step size of WR DQ slave delay during No-Topology training for slice 2.

23-17RESERVEDR/WX
16PHY_NTP_TRAIN_EN_2R/W0h

Enable for No-Topology training for slice 2.

15-10RESERVEDR/WX
9-8PHY_VREF_TRAINING_CTRL_2R/W0h

Data slice vref training enable control for slice 2.

7RESERVEDR/WX
6-0PHY_VREF_INITIAL_STOP_POINT_2R/W0h

Data slice initial VREF training stop value for slice 2.

2.5.4.368 DDRSS_PHY_599 Register (Offset = 495Ch) [reset = X]

DDRSS_PHY_599 is shown in Figure 8-1205 and described in Table 8-2422.

Return to Summary Table.

Table 8-2421 DDRSS_PHY_599 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 495Ch
Figure 8-1205 DDRSS_PHY_599 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_WDQ_STOP_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_WDQ_START_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2422 DDRSS_PHY_599 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_NTP_WDQ_STOP_2R/W0h

End of WR DQ slave delay in No-Topology training for slice 2.

15-11RESERVEDR/WX
10-0PHY_NTP_WDQ_START_2R/W0h

Starting WR DQ slave delay in No-Topology training for slice 2.

2.5.4.369 DDRSS_PHY_600 Register (Offset = 4960h) [reset = X]

DDRSS_PHY_600 is shown in Figure 8-1206 and described in Table 8-2424.

Return to Summary Table.

Table 8-2423 DDRSS_PHY_600 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4960h
Figure 8-1206 DDRSS_PHY_600 Register
3130292827262524
RESERVEDPHY_SW_WDQLVL_DVW_MIN_EN_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WDQLVL_DVW_MIN_2
R/W-XR/W-0h
15141312111098
PHY_WDQLVL_DVW_MIN_2
R/W-0h
76543210
PHY_NTP_WDQ_BIT_EN_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2424 DDRSS_PHY_600 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_SW_WDQLVL_DVW_MIN_EN_2R/W0h

SW override to enable use of PHY_WDQLVL_DVW_MIN for slice 2.

23-18RESERVEDR/WX
17-8PHY_WDQLVL_DVW_MIN_2R/W0h

Minimum data valid window across DQs and ranks for slice 2.

7-0PHY_NTP_WDQ_BIT_EN_2R/W0h

Enable Bit for WR DQ during No-Topology training for slice 2.

2.5.4.370 DDRSS_PHY_601 Register (Offset = 4964h) [reset = X]

DDRSS_PHY_601 is shown in Figure 8-1207 and described in Table 8-2426.

Return to Summary Table.

Table 8-2425 DDRSS_PHY_601 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4964h
Figure 8-1207 DDRSS_PHY_601 Register
3130292827262524
RESERVEDPHY_PAD_RX_DCD_0_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_TX_DCD_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_FAST_LVL_EN_2
R/W-XR/W-0h
76543210
RESERVEDPHY_WDQLVL_PER_START_OFFSET_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2426 DDRSS_PHY_601 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_RX_DCD_0_2R/W0h

Controls RX_DCD pin for each pad for slice 2.

23-21RESERVEDR/WX
20-16PHY_PAD_TX_DCD_2R/W0h

Controls TX_DCD pin for each pad for slice 2.

15-12RESERVEDR/WX
11-8PHY_FAST_LVL_EN_2R/W0h

Enable for fast multi-pattern window search for slice 2.

7-6RESERVEDR/WX
5-0PHY_WDQLVL_PER_START_OFFSET_2R/W0h

Peridic training start point offset for slice 2.

2.5.4.371 DDRSS_PHY_602 Register (Offset = 4968h) [reset = X]

DDRSS_PHY_602 is shown in Figure 8-1208 and described in Table 8-2428.

Return to Summary Table.

Table 8-2427 DDRSS_PHY_602 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4968h
Figure 8-1208 DDRSS_PHY_602 Register
3130292827262524
RESERVEDPHY_PAD_RX_DCD_4_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_RX_DCD_3_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_RX_DCD_2_2
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_RX_DCD_1_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2428 DDRSS_PHY_602 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_RX_DCD_4_2R/W0h

Controls RX_DCD pin for each pad for slice 2.

23-21RESERVEDR/WX
20-16PHY_PAD_RX_DCD_3_2R/W0h

Controls RX_DCD pin for each pad for slice 2.

15-13RESERVEDR/WX
12-8PHY_PAD_RX_DCD_2_2R/W0h

Controls RX_DCD pin for each pad for slice 2.

7-5RESERVEDR/WX
4-0PHY_PAD_RX_DCD_1_2R/W0h

Controls RX_DCD pin for each pad for slice 2.

2.5.4.372 DDRSS_PHY_603 Register (Offset = 496Ch) [reset = X]

DDRSS_PHY_603 is shown in Figure 8-1209 and described in Table 8-2430.

Return to Summary Table.

Table 8-2429 DDRSS_PHY_603 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 496Ch
Figure 8-1209 DDRSS_PHY_603 Register
3130292827262524
RESERVEDPHY_PAD_DM_RX_DCD_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_RX_DCD_7_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_RX_DCD_6_2
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_RX_DCD_5_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2430 DDRSS_PHY_603 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_DM_RX_DCD_2R/W0h

Controls RX_DCD pin for dm pad for slice 2.

23-21RESERVEDR/WX
20-16PHY_PAD_RX_DCD_7_2R/W0h

Controls RX_DCD pin for each pad for slice 2.

15-13RESERVEDR/WX
12-8PHY_PAD_RX_DCD_6_2R/W0h

Controls RX_DCD pin for each pad for slice 2.

7-5RESERVEDR/WX
4-0PHY_PAD_RX_DCD_5_2R/W0h

Controls RX_DCD pin for each pad for slice 2.

2.5.4.373 DDRSS_PHY_604 Register (Offset = 4970h) [reset = X]

DDRSS_PHY_604 is shown in Figure 8-1210 and described in Table 8-2432.

Return to Summary Table.

Table 8-2431 DDRSS_PHY_604 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4970h
Figure 8-1210 DDRSS_PHY_604 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_PAD_DSLICE_IO_CFG_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_FDBK_RX_DCD_2
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_DQS_RX_DCD_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2432 DDRSS_PHY_604 Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR/WX
21-16PHY_PAD_DSLICE_IO_CFG_2R/W0h

Controls PCLK/PARK pin for pad for slice 2.

15-13RESERVEDR/WX
12-8PHY_PAD_FDBK_RX_DCD_2R/W0h

Controls RX_DCD pin for fdbk pad for slice 2.

7-5RESERVEDR/WX
4-0PHY_PAD_DQS_RX_DCD_2R/W0h

Controls RX_DCD pin for dqs pad for slice 2.

2.5.4.374 DDRSS_PHY_605 Register (Offset = 4974h) [reset = X]

DDRSS_PHY_605 is shown in Figure 8-1211 and described in Table 8-2434.

Return to Summary Table.

Table 8-2433 DDRSS_PHY_605 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4974h
Figure 8-1211 DDRSS_PHY_605 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ1_SLAVE_DELAY_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ0_SLAVE_DELAY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2434 DDRSS_PHY_605 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ1_SLAVE_DELAY_2R/W0h

Read DQ1 slave delay setting for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQ0_SLAVE_DELAY_2R/W0h

Read DQ0 slave delay setting for slice 2.

2.5.4.375 DDRSS_PHY_606 Register (Offset = 4978h) [reset = X]

DDRSS_PHY_606 is shown in Figure 8-1212 and described in Table 8-2436.

Return to Summary Table.

Table 8-2435 DDRSS_PHY_606 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4978h
Figure 8-1212 DDRSS_PHY_606 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ3_SLAVE_DELAY_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ2_SLAVE_DELAY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2436 DDRSS_PHY_606 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ3_SLAVE_DELAY_2R/W0h

Read DQ3 slave delay setting for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQ2_SLAVE_DELAY_2R/W0h

Read DQ2 slave delay setting for slice 2.

2.5.4.376 DDRSS_PHY_607 Register (Offset = 497Ch) [reset = X]

DDRSS_PHY_607 is shown in Figure 8-1213 and described in Table 8-2438.

Return to Summary Table.

Table 8-2437 DDRSS_PHY_607 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 497Ch
Figure 8-1213 DDRSS_PHY_607 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ5_SLAVE_DELAY_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ4_SLAVE_DELAY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2438 DDRSS_PHY_607 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ5_SLAVE_DELAY_2R/W0h

Read DQ5 slave delay setting for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQ4_SLAVE_DELAY_2R/W0h

Read DQ4 slave delay setting for slice 2.

2.5.4.377 DDRSS_PHY_608 Register (Offset = 4980h) [reset = X]

DDRSS_PHY_608 is shown in Figure 8-1214 and described in Table 8-2440.

Return to Summary Table.

Table 8-2439 DDRSS_PHY_608 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4980h
Figure 8-1214 DDRSS_PHY_608 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ7_SLAVE_DELAY_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ6_SLAVE_DELAY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2440 DDRSS_PHY_608 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ7_SLAVE_DELAY_2R/W0h

Read DQ7 slave delay setting for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQ6_SLAVE_DELAY_2R/W0h

Read DQ6 slave delay setting for slice 2.

2.5.4.378 DDRSS_PHY_609 Register (Offset = 4984h) [reset = X]

DDRSS_PHY_609 is shown in Figure 8-1215 and described in Table 8-2442.

Return to Summary Table.

Table 8-2441 DDRSS_PHY_609 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4984h
Figure 8-1215 DDRSS_PHY_609 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DATA_DC_CAL_CLK_SEL_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDM_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDM_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2442 DDRSS_PHY_609 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR/WX
18-16PHY_DATA_DC_CAL_CLK_SEL_2R/W0h

Determines DCC CAL clock for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDM_SLAVE_DELAY_2R/W0h

Read DM/DBI slave delay setting for slice 2.
May be used for data swap.

2.5.4.379 DDRSS_PHY_610 Register (Offset = 4988h) [reset = 0h]

DDRSS_PHY_610 is shown in Figure 8-1216 and described in Table 8-2444.

Return to Summary Table.

Table 8-2443 DDRSS_PHY_610 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4988h
Figure 8-1216 DDRSS_PHY_610 Register
31302928272625242322212019181716
PHY_DQS_OE_TIMING_2PHY_DQ_TSEL_WR_TIMING_2
R/W-0hR/W-0h
1514131211109876543210
PHY_DQ_TSEL_RD_TIMING_2PHY_DQ_OE_TIMING_2
R/W-0hR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2444 DDRSS_PHY_610 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DQS_OE_TIMING_2R/W0h

Start/end timing values for DQS output enable signals for slice 2.

23-16PHY_DQ_TSEL_WR_TIMING_2R/W0h

Start/end timing values for DQ/DM write based termination enable and select signals for slice 2.

15-8PHY_DQ_TSEL_RD_TIMING_2R/W0h

Start/end timing values for DQ/DM read based termination enable and select signals for slice 2.

7-0PHY_DQ_OE_TIMING_2R/W0h

Start/end timing values for DQ/DM output enable signals for slice 2.

2.5.4.380 DDRSS_PHY_611 Register (Offset = 498Ch) [reset = X]

DDRSS_PHY_611 is shown in Figure 8-1217 and described in Table 8-2446.

Return to Summary Table.

Table 8-2445 DDRSS_PHY_611 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 498Ch
Figure 8-1217 DDRSS_PHY_611 Register
3130292827262524
PHY_DQS_TSEL_WR_TIMING_2
R/W-0h
2322212019181716
PHY_DQS_OE_RD_TIMING_2
R/W-0h
15141312111098
PHY_DQS_TSEL_RD_TIMING_2
R/W-0h
76543210
RESERVEDPHY_IO_PAD_DELAY_TIMING_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2446 DDRSS_PHY_611 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DQS_TSEL_WR_TIMING_2R/W0h

Start/end timing values for DQS write based termination enable and select signals for slice 2.

23-16PHY_DQS_OE_RD_TIMING_2R/W0h

Start/end timing values for DQS read based OE extension for slice 2.

15-8PHY_DQS_TSEL_RD_TIMING_2R/W0h

Start/end timing values for DQS read based termination enable and select signals for slice 2.

7-4RESERVEDR/WX
3-0PHY_IO_PAD_DELAY_TIMING_2R/W0h

Feedback pad's OPAD and IPAD delay timing for slice 2.

2.5.4.381 DDRSS_PHY_612 Register (Offset = 4990h) [reset = X]

DDRSS_PHY_612 is shown in Figure 8-1218 and described in Table 8-2448.

Return to Summary Table.

Table 8-2447 DDRSS_PHY_612 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4990h
Figure 8-1218 DDRSS_PHY_612 Register
31302928272625242322212019181716
RESERVEDPHY_PAD_VREF_CTRL_DQ_2
R/W-XR/W-0h
1514131211109876543210
PHY_VREF_SETTING_TIME_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2448 DDRSS_PHY_612 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-16PHY_PAD_VREF_CTRL_DQ_2R/W0h

Pad VREF control settings for DQ slice 2.

  • Bits[27-24] = MODE
  • Bits[23] = EN
  • Bits[22-16] = VREFSEL
15-0PHY_VREF_SETTING_TIME_2R/W0h

Number of cycles for vref settle after setting is changed for slice 2.

2.5.4.382 DDRSS_PHY_613 Register (Offset = 4994h) [reset = X]

DDRSS_PHY_613 is shown in Figure 8-1219 and described in Table 8-2450.

Return to Summary Table.

Table 8-2449 DDRSS_PHY_613 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4994h
Figure 8-1219 DDRSS_PHY_613 Register
3130292827262524
RESERVEDPHY_RDDATA_EN_IE_DLY_2
R/W-XR/W-0h
2322212019181716
PHY_DQS_IE_TIMING_2
R/W-0h
15141312111098
PHY_DQ_IE_TIMING_2
R/W-0h
76543210
RESERVEDPHY_PER_CS_TRAINING_EN_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2450 DDRSS_PHY_613 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_RDDATA_EN_IE_DLY_2R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for input enable generation for slice 2.

23-16PHY_DQS_IE_TIMING_2R/W0h

Start/end timing values for DQS input enable signals for slice 2.

15-8PHY_DQ_IE_TIMING_2R/W0h

Start/end timing values for DQ/DM input enable signals for slice 2.

7-1RESERVEDR/WX
0PHY_PER_CS_TRAINING_EN_2R/W0h

Enables the per-rank training and read/write timing capabilities for slice 2.
Must have same value in all slices.

2.5.4.383 DDRSS_PHY_614 Register (Offset = 4998h) [reset = X]

DDRSS_PHY_614 is shown in Figure 8-1220 and described in Table 8-2452.

Return to Summary Table.

Table 8-2451 DDRSS_PHY_614 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4998h
Figure 8-1220 DDRSS_PHY_614 Register
3130292827262524
RESERVEDPHY_RDDATA_EN_OE_DLY_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RDDATA_EN_TSEL_DLY_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_DBI_MODE_2
R/W-XR/W-0h
76543210
RESERVEDPHY_IE_MODE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2452 DDRSS_PHY_614 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_RDDATA_EN_OE_DLY_2R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for LP4 OE extension generation for slice 2.

23-21RESERVEDR/WX
20-16PHY_RDDATA_EN_TSEL_DLY_2R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for TSEL enable generation for slice 2.

15-9RESERVEDR/WX
8PHY_DBI_MODE_2R/W0h

DBI mode for slice 2.
Bit (0) enables return of DBI read data.

7-2RESERVEDR/WX
1-0PHY_IE_MODE_2R/W0h

Input enable mode bits for slice 2.
Bit (0) enables the mode where the input enables are always on
set to 1 to enable.
Bit (1) disables the input enable on the DM signal
set to 1 to disable.

2.5.4.384 DDRSS_PHY_615 Register (Offset = 499Ch) [reset = X]

DDRSS_PHY_615 is shown in Figure 8-1221 and described in Table 8-2454.

Return to Summary Table.

Table 8-2453 DDRSS_PHY_615 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 499Ch
Figure 8-1221 DDRSS_PHY_615 Register
3130292827262524
RESERVEDPHY_MASTER_DELAY_STEP_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_MASTER_DELAY_START_2
R/W-XR/W-0h
15141312111098
PHY_MASTER_DELAY_START_2
R/W-0h
76543210
RESERVEDPHY_SW_MASTER_MODE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2454 DDRSS_PHY_615 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_MASTER_DELAY_STEP_2R/W0h

Incremental step size for master delay line locking algorithm for slice 2.

23-19RESERVEDR/WX
18-8PHY_MASTER_DELAY_START_2R/W0h

Start value for master delay line locking algorithm for slice 2.

7-4RESERVEDR/WX
3-0PHY_SW_MASTER_MODE_2R/W0h

Master delay line override settings for slice 2.
Bit (0) enables software half clock mode.
Bit (1) is the software half clock mode value.
Bit (2) enables software bypass mode.
Bit (3) is the software bypass mode value.

2.5.4.385 DDRSS_PHY_616 Register (Offset = 49A0h) [reset = X]

DDRSS_PHY_616 is shown in Figure 8-1222 and described in Table 8-2456.

Return to Summary Table.

Table 8-2455 DDRSS_PHY_616 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49A0h
Figure 8-1222 DDRSS_PHY_616 Register
3130292827262524
PHY_WRLVL_DLY_STEP_2
R/W-0h
2322212019181716
RESERVEDPHY_RPTR_UPDATE_2
R/W-XR/W-0h
15141312111098
PHY_MASTER_DELAY_HALF_MEASURE_2
R/W-0h
76543210
PHY_MASTER_DELAY_WAIT_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2456 DDRSS_PHY_616 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_WRLVL_DLY_STEP_2R/W0h

DQS slave delay step size during write leveling for slice 2.

23-20RESERVEDR/WX
19-16PHY_RPTR_UPDATE_2R/W0h

Offset in cycles from the dfi_rddata_en signal to release data from the entry FIFO for slice 2.

15-8PHY_MASTER_DELAY_HALF_MEASURE_2R/W0h

Defines the number of delay line elements to be considered in determing whether to lock to a half clock cycle in the data slice master for slice 2.

7-0PHY_MASTER_DELAY_WAIT_2R/W0h

Wait cycles for master delay line locking algorithm for slice 2.
Bits (
3:0) are the cycle wait count after a calibration clock setting change.
Bits (
7:4) are the cycle wait count after a master delay setting change.

2.5.4.386 DDRSS_PHY_617 Register (Offset = 49A4h) [reset = X]

DDRSS_PHY_617 is shown in Figure 8-1223 and described in Table 8-2458.

Return to Summary Table.

Table 8-2457 DDRSS_PHY_617 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49A4h
Figure 8-1223 DDRSS_PHY_617 Register
3130292827262524
RESERVEDPHY_GTLVL_RESP_WAIT_CNT_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_GTLVL_DLY_STEP_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WRLVL_RESP_WAIT_CNT_2
R/W-XR/W-0h
76543210
RESERVEDPHY_WRLVL_DLY_FINE_STEP_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2458 DDRSS_PHY_617 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_GTLVL_RESP_WAIT_CNT_2R/W0h

Number of cycles + 4 to wait between dfi_rddata_en and the sampling of the DQS during gate training for slice 2.
The valid range is 0x0 to 0xB.

23-20RESERVEDR/WX
19-16PHY_GTLVL_DLY_STEP_2R/W0h

DQS slave delay step size during gate training for slice 2.

15-14RESERVEDR/WX
13-8PHY_WRLVL_RESP_WAIT_CNT_2R/W0h

Number of cycles to wait between dfi_wrlvl_strobe and the sampling of the DQs during write leveling for slice 2.

7-4RESERVEDR/WX
3-0PHY_WRLVL_DLY_FINE_STEP_2R/W0h

DQS slave delay fine step size during write leveling for slice 2.

2.5.4.387 DDRSS_PHY_618 Register (Offset = 49A8h) [reset = X]

DDRSS_PHY_618 is shown in Figure 8-1224 and described in Table 8-2460.

Return to Summary Table.

Table 8-2459 DDRSS_PHY_618 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49A8h
Figure 8-1224 DDRSS_PHY_618 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_FINAL_STEP_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_GTLVL_BACK_STEP_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2460 DDRSS_PHY_618 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_GTLVL_FINAL_STEP_2R/W0h

Final backup step delay used in gate training algorithm for slice 2.

15-10RESERVEDR/WX
9-0PHY_GTLVL_BACK_STEP_2R/W0h

Interim backup step delay used in gate training algorithm for slice 2.

2.5.4.388 DDRSS_PHY_619 Register (Offset = 49ACh) [reset = X]

DDRSS_PHY_619 is shown in Figure 8-1225 and described in Table 8-2462.

Return to Summary Table.

Table 8-2461 DDRSS_PHY_619 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49ACh
Figure 8-1225 DDRSS_PHY_619 Register
3130292827262524
RESERVEDPHY_RDLVL_DLY_STEP_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_TOGGLE_PRE_SUPPORT_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WDQLVL_QTR_DLY_STEP_2
R/W-XR/W-0h
76543210
PHY_WDQLVL_DLY_STEP_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2462 DDRSS_PHY_619 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_RDLVL_DLY_STEP_2R/W0h

DQS slave delay step size during read leveling for slice 2.

23-17RESERVEDR/WX
16PHY_TOGGLE_PRE_SUPPORT_2R/W0h

Support the toggle read preamble for LPDDR4 for slice 2.

15-12RESERVEDR/WX
11-8PHY_WDQLVL_QTR_DLY_STEP_2R/W0h

Defines the step granularity for the logic to use once an edge is found for slice 2.
When this occurs, the logic jumps back to the previous invalid value and uses this step size to determine a more accurate delay value.

7-0PHY_WDQLVL_DLY_STEP_2R/W0h

DQ slave delay step size during write data leveling for slice 2.

2.5.4.389 DDRSS_PHY_620 Register (Offset = 49B0h) [reset = X]

DDRSS_PHY_620 is shown in Figure 8-1226 and described in Table 8-2464.

Return to Summary Table.

Table 8-2463 DDRSS_PHY_620 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49B0h
Figure 8-1226 DDRSS_PHY_620 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_RDLVL_MAX_EDGE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2464 DDRSS_PHY_620 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-0PHY_RDLVL_MAX_EDGE_2R/W0h

The maximun rdlvl slave delay search window for read eye training for slice 2.

2.5.4.390 DDRSS_PHY_621 Register (Offset = 49B4h) [reset = X]

DDRSS_PHY_621 is shown in Figure 8-1227 and described in Table 8-2466.

Return to Summary Table.

Table 8-2465 DDRSS_PHY_621 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49B4h
Figure 8-1227 DDRSS_PHY_621 Register
3130292827262524
RESERVEDPHY_RDLVL_PER_START_OFFSET_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_RDLVL_DVW_MIN_EN_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDLVL_DVW_MIN_2
R/W-XR/W-0h
76543210
PHY_RDLVL_DVW_MIN_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2466 DDRSS_PHY_621 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_RDLVL_PER_START_OFFSET_2R/W0h

Peridic training start point offset for slice 2.

23-17RESERVEDR/WX
16PHY_SW_RDLVL_DVW_MIN_EN_2R/W0h

SW override to enable use of PHY_RDLVL_DVW_MIN for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDLVL_DVW_MIN_2R/W0h

Minimum data valid window across DQs and ranks for slice 2.

2.5.4.391 DDRSS_PHY_622 Register (Offset = 49B8h) [reset = X]

DDRSS_PHY_622 is shown in Figure 8-1228 and described in Table 8-2468.

Return to Summary Table.

Table 8-2467 DDRSS_PHY_622 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49B8h
Figure 8-1228 DDRSS_PHY_622 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DATA_DC_INIT_DISABLE_2
R/W-XR/W-3h
15141312111098
RESERVEDPHY_WRPATH_GATE_TIMING_2
R/W-XR/W-0h
76543210
RESERVEDPHY_WRPATH_GATE_DISABLE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2468 DDRSS_PHY_622 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16PHY_DATA_DC_INIT_DISABLE_2R/W3h

Disable duty cycle adjust at initialization for slice 2.

15-11RESERVEDR/WX
10-8PHY_WRPATH_GATE_TIMING_2R/W0h

Write path clock gating timing for slice 2.
it means additional clock number to write path clock gate

7-2RESERVEDR/WX
1-0PHY_WRPATH_GATE_DISABLE_2R/W0h

Write path clock gating disable for slice 2.
[0]: disable pull in wrdata_en
[1]: disable write path clock gating, clock always on

2.5.4.392 DDRSS_PHY_623 Register (Offset = 49BCh) [reset = X]

DDRSS_PHY_623 is shown in Figure 8-1229 and described in Table 8-2470.

Return to Summary Table.

Table 8-2469 DDRSS_PHY_623 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49BCh
Figure 8-1229 DDRSS_PHY_623 Register
3130292827262524
RESERVEDPHY_DATA_DC_DQ_INIT_SLV_DELAY_2
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_DQ_INIT_SLV_DELAY_2
R/W-0h
15141312111098
RESERVEDPHY_DATA_DC_DQS_INIT_SLV_DELAY_2
R/W-XR/W-0h
76543210
PHY_DATA_DC_DQS_INIT_SLV_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2470 DDRSS_PHY_623 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_DATA_DC_DQ_INIT_SLV_DELAY_2R/W0h

Initial value of write DQ slave delay for slice 2.

15-10RESERVEDR/WX
9-0PHY_DATA_DC_DQS_INIT_SLV_DELAY_2R/W0h

Initial value of write DQS slave delay for slice 2.

2.5.4.393 DDRSS_PHY_624 Register (Offset = 49C0h) [reset = X]

DDRSS_PHY_624 is shown in Figure 8-1230 and described in Table 8-2472.

Return to Summary Table.

Table 8-2471 DDRSS_PHY_624 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49C0h
Figure 8-1230 DDRSS_PHY_624 Register
3130292827262524
PHY_DATA_DC_DM_CLK_DIFF_THRSHLD_2
R/W-0h
2322212019181716
PHY_DATA_DC_DM_CLK_SE_THRSHLD_2
R/W-0h
15141312111098
RESERVEDPHY_DATA_DC_WDQLVL_ENABLE_2
R/W-XR/W-0h
76543210
RESERVEDPHY_DATA_DC_WRLVL_ENABLE_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2472 DDRSS_PHY_624 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DM_CLK_DIFF_THRSHLD_2R/W0h

Clock measurement cell threshold offset for differential signals for slice 2.

23-16PHY_DATA_DC_DM_CLK_SE_THRSHLD_2R/W0h

Clock measurement cell threshold offset for single ended signals for slice 2.

15-9RESERVEDR/WX
8PHY_DATA_DC_WDQLVL_ENABLE_2R/W0h

Enable duty cycle adjust during write DQ training for slice 2.

7-1RESERVEDR/WX
0PHY_DATA_DC_WRLVL_ENABLE_2R/W0h

Enable duty cycle adjust during write leveling for slice 2.

2.5.4.394 DDRSS_PHY_625 Register (Offset = 49C4h) [reset = X]

DDRSS_PHY_625 is shown in Figure 8-1231 and described in Table 8-2474.

Return to Summary Table.

Table 8-2473 DDRSS_PHY_625 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49C4h
Figure 8-1231 DDRSS_PHY_625 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_RDDATA_EN_DLY_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_MEAS_DLY_STEP_ENABLE_2
R/W-XR/W-0h
76543210
RESERVEDPHY_WDQ_OSC_DELTA_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2474 DDRSS_PHY_625 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16PHY_RDDATA_EN_DLY_2R/W0h

Number of cycles that the dfi_rddata_en signal is early for slice 2.

15-14RESERVEDR/WX
13-8PHY_MEAS_DLY_STEP_ENABLE_2R/W0h

Data slice training step definition using phy_meas_dly_step_value for slice 2.

7RESERVEDR/WX
6-0PHY_WDQ_OSC_DELTA_2R/W0h

Slave delay offset that applies to a 1 bit change of dfi_wdq_osc_code for slice 2.

2.5.4.395 DDRSS_PHY_626 Register (Offset = 49C8h) [reset = 0h]

DDRSS_PHY_626 is shown in Figure 8-1232 and described in Table 8-2476.

Return to Summary Table.

Table 8-2475 DDRSS_PHY_626 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49C8h
Figure 8-1232 DDRSS_PHY_626 Register
313029282726252423222120191817161514131211109876543210
PHY_DQ_DM_SWIZZLE0_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2476 DDRSS_PHY_626 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DQ_DM_SWIZZLE0_2R/W0h

DQ/DM bit swizzling 0 for slice 2.
Bits (3:0) inform the PHY which bit in {DM,DQ]} map to DQ0, Bits (7:4) inform the PHY which bit in {DM,DQ} map to DQ1, etc.

2.5.4.396 DDRSS_PHY_627 Register (Offset = 49CCh) [reset = X]

DDRSS_PHY_627 is shown in Figure 8-1233 and described in Table 8-2478.

Return to Summary Table.

Table 8-2477 DDRSS_PHY_627 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49CCh
Figure 8-1233 DDRSS_PHY_627 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_DQ_DM_SWIZZLE1_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2478 DDRSS_PHY_627 Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR/WX
3-0PHY_DQ_DM_SWIZZLE1_2R/W0h

DQ/DM bit swizzling 1 for slice 2.
Bits (
3:0) inform the PHY which bit in {DM,DQ]} map to DM.

2.5.4.397 DDRSS_PHY_628 Register (Offset = 49D0h) [reset = X]

DDRSS_PHY_628 is shown in Figure 8-1234 and described in Table 8-2480.

Return to Summary Table.

Table 8-2479 DDRSS_PHY_628 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49D0h
Figure 8-1234 DDRSS_PHY_628 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ1_SLAVE_DELAY_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ0_SLAVE_DELAY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2480 DDRSS_PHY_628 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ1_SLAVE_DELAY_2R/W0h

Write clock slave delay setting for DQ1 for slice 2.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ0_SLAVE_DELAY_2R/W0h

Write clock slave delay setting for DQ0 for slice 2.

2.5.4.398 DDRSS_PHY_629 Register (Offset = 49D4h) [reset = X]

DDRSS_PHY_629 is shown in Figure 8-1235 and described in Table 8-2482.

Return to Summary Table.

Table 8-2481 DDRSS_PHY_629 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49D4h
Figure 8-1235 DDRSS_PHY_629 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ3_SLAVE_DELAY_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ2_SLAVE_DELAY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2482 DDRSS_PHY_629 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ3_SLAVE_DELAY_2R/W0h

Write clock slave delay setting for DQ3 for slice 2.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ2_SLAVE_DELAY_2R/W0h

Write clock slave delay setting for DQ2 for slice 2.

2.5.4.399 DDRSS_PHY_630 Register (Offset = 49D8h) [reset = X]

DDRSS_PHY_630 is shown in Figure 8-1236 and described in Table 8-2484.

Return to Summary Table.

Table 8-2483 DDRSS_PHY_630 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49D8h
Figure 8-1236 DDRSS_PHY_630 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ5_SLAVE_DELAY_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ4_SLAVE_DELAY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2484 DDRSS_PHY_630 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ5_SLAVE_DELAY_2R/W0h

Write clock slave delay setting for DQ5 for slice 2.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ4_SLAVE_DELAY_2R/W0h

Write clock slave delay setting for DQ4 for slice 2.

2.5.4.400 DDRSS_PHY_631 Register (Offset = 49DCh) [reset = X]

DDRSS_PHY_631 is shown in Figure 8-1237 and described in Table 8-2486.

Return to Summary Table.

Table 8-2485 DDRSS_PHY_631 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49DCh
Figure 8-1237 DDRSS_PHY_631 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ7_SLAVE_DELAY_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ6_SLAVE_DELAY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2486 DDRSS_PHY_631 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ7_SLAVE_DELAY_2R/W0h

Write clock slave delay setting for DQ7 for slice 2.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ6_SLAVE_DELAY_2R/W0h

Write clock slave delay setting for DQ6 for slice 2.

2.5.4.401 DDRSS_PHY_632 Register (Offset = 49E0h) [reset = X]

DDRSS_PHY_632 is shown in Figure 8-1238 and described in Table 8-2488.

Return to Summary Table.

Table 8-2487 DDRSS_PHY_632 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49E0h
Figure 8-1238 DDRSS_PHY_632 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQS_SLAVE_DELAY_2
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDM_SLAVE_DELAY_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2488 DDRSS_PHY_632 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_CLK_WRDQS_SLAVE_DELAY_2R/W0h

Write clock slave delay setting for DQS for slice 2.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDM_SLAVE_DELAY_2R/W0h

Write clock slave delay setting for DM for slice 2.

2.5.4.402 DDRSS_PHY_633 Register (Offset = 49E4h) [reset = X]

DDRSS_PHY_633 is shown in Figure 8-1239 and described in Table 8-2490.

Return to Summary Table.

Table 8-2489 DDRSS_PHY_633 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49E4h
Figure 8-1239 DDRSS_PHY_633 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_RDDQS_DQ0_RISE_SLAVE_DELAY_2
R/W-XR/W-0h
15141312111098
PHY_RDDQS_DQ0_RISE_SLAVE_DELAY_2
R/W-0h
76543210
RESERVEDPHY_WRLVL_THRESHOLD_ADJUST_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2490 DDRSS_PHY_633 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-8PHY_RDDQS_DQ0_RISE_SLAVE_DELAY_2R/W0h

Rising edge read DQS slave delay setting for DQ0 for slice 2.

7-2RESERVEDR/WX
1-0PHY_WRLVL_THRESHOLD_ADJUST_2R/W0h

Write level threshold adjust value based on those thresholds for DQS for slice 2.

2.5.4.403 DDRSS_PHY_634 Register (Offset = 49E8h) [reset = X]

DDRSS_PHY_634 is shown in Figure 8-1240 and described in Table 8-2492.

Return to Summary Table.

Table 8-2491 DDRSS_PHY_634 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49E8h
Figure 8-1240 DDRSS_PHY_634 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ1_RISE_SLAVE_DELAY_2
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ1_RISE_SLAVE_DELAY_2
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ0_FALL_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ0_FALL_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2492 DDRSS_PHY_634 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ1_RISE_SLAVE_DELAY_2R/W0h

Rising edge read DQS slave delay setting for DQ1 for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ0_FALL_SLAVE_DELAY_2R/W0h

Falling edge read DQS slave delay setting for DQ0 for slice 2.

2.5.4.404 DDRSS_PHY_635 Register (Offset = 49ECh) [reset = X]

DDRSS_PHY_635 is shown in Figure 8-1241 and described in Table 8-2494.

Return to Summary Table.

Table 8-2493 DDRSS_PHY_635 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49ECh
Figure 8-1241 DDRSS_PHY_635 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ2_RISE_SLAVE_DELAY_2
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ2_RISE_SLAVE_DELAY_2
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ1_FALL_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ1_FALL_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2494 DDRSS_PHY_635 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ2_RISE_SLAVE_DELAY_2R/W0h

Rising edge read DQS slave delay setting for DQ2 for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ1_FALL_SLAVE_DELAY_2R/W0h

Falling edge read DQS slave delay setting for DQ1 for slice 2.

2.5.4.405 DDRSS_PHY_636 Register (Offset = 49F0h) [reset = X]

DDRSS_PHY_636 is shown in Figure 8-1242 and described in Table 8-2496.

Return to Summary Table.

Table 8-2495 DDRSS_PHY_636 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49F0h
Figure 8-1242 DDRSS_PHY_636 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ3_RISE_SLAVE_DELAY_2
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ3_RISE_SLAVE_DELAY_2
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ2_FALL_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ2_FALL_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2496 DDRSS_PHY_636 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ3_RISE_SLAVE_DELAY_2R/W0h

Rising edge read DQS slave delay setting for DQ3 for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ2_FALL_SLAVE_DELAY_2R/W0h

Falling edge read DQS slave delay setting for DQ2 for slice 2.

2.5.4.406 DDRSS_PHY_637 Register (Offset = 49F4h) [reset = X]

DDRSS_PHY_637 is shown in Figure 8-1243 and described in Table 8-2498.

Return to Summary Table.

Table 8-2497 DDRSS_PHY_637 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49F4h
Figure 8-1243 DDRSS_PHY_637 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ4_RISE_SLAVE_DELAY_2
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ4_RISE_SLAVE_DELAY_2
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ3_FALL_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ3_FALL_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2498 DDRSS_PHY_637 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ4_RISE_SLAVE_DELAY_2R/W0h

Rising edge read DQS slave delay setting for DQ4 for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ3_FALL_SLAVE_DELAY_2R/W0h

Falling edge read DQS slave delay setting for DQ3 for slice 2.

2.5.4.407 DDRSS_PHY_638 Register (Offset = 49F8h) [reset = X]

DDRSS_PHY_638 is shown in Figure 8-1244 and described in Table 8-2500.

Return to Summary Table.

Table 8-2499 DDRSS_PHY_638 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49F8h
Figure 8-1244 DDRSS_PHY_638 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ5_RISE_SLAVE_DELAY_2
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ5_RISE_SLAVE_DELAY_2
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ4_FALL_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ4_FALL_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2500 DDRSS_PHY_638 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ5_RISE_SLAVE_DELAY_2R/W0h

Rising edge read DQS slave delay setting for DQ5 for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ4_FALL_SLAVE_DELAY_2R/W0h

Falling edge read DQS slave delay setting for DQ4 for slice 2.

2.5.4.408 DDRSS_PHY_639 Register (Offset = 49FCh) [reset = X]

DDRSS_PHY_639 is shown in Figure 8-1245 and described in Table 8-2502.

Return to Summary Table.

Table 8-2501 DDRSS_PHY_639 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 49FCh
Figure 8-1245 DDRSS_PHY_639 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ6_RISE_SLAVE_DELAY_2
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ6_RISE_SLAVE_DELAY_2
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ5_FALL_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ5_FALL_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2502 DDRSS_PHY_639 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ6_RISE_SLAVE_DELAY_2R/W0h

Rising edge read DQS slave delay setting for DQ6 for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ5_FALL_SLAVE_DELAY_2R/W0h

Falling edge read DQS slave delay setting for DQ5 for slice 2.

2.5.4.409 DDRSS_PHY_640 Register (Offset = 4A00h) [reset = X]

DDRSS_PHY_640 is shown in Figure 8-1246 and described in Table 8-2504.

Return to Summary Table.

Table 8-2503 DDRSS_PHY_640 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A00h
Figure 8-1246 DDRSS_PHY_640 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ7_RISE_SLAVE_DELAY_2
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ7_RISE_SLAVE_DELAY_2
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ6_FALL_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ6_FALL_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2504 DDRSS_PHY_640 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ7_RISE_SLAVE_DELAY_2R/W0h

Rising edge read DQS slave delay setting for DQ7 for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ6_FALL_SLAVE_DELAY_2R/W0h

Falling edge read DQS slave delay setting for DQ6 for slice 2.

2.5.4.410 DDRSS_PHY_641 Register (Offset = 4A04h) [reset = X]

DDRSS_PHY_641 is shown in Figure 8-1247 and described in Table 8-2506.

Return to Summary Table.

Table 8-2505 DDRSS_PHY_641 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A04h
Figure 8-1247 DDRSS_PHY_641 Register
3130292827262524
RESERVEDPHY_RDDQS_DM_RISE_SLAVE_DELAY_2
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DM_RISE_SLAVE_DELAY_2
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ7_FALL_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ7_FALL_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2506 DDRSS_PHY_641 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DM_RISE_SLAVE_DELAY_2R/W0h

Rising edge read DQS slave delay setting for DM for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ7_FALL_SLAVE_DELAY_2R/W0h

Falling edge read DQS slave delay setting for DQ7 for slice 2.

2.5.4.411 DDRSS_PHY_642 Register (Offset = 4A08h) [reset = X]

DDRSS_PHY_642 is shown in Figure 8-1248 and described in Table 8-2508.

Return to Summary Table.

Table 8-2507 DDRSS_PHY_642 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A08h
Figure 8-1248 DDRSS_PHY_642 Register
3130292827262524
RESERVEDPHY_RDDQS_GATE_SLAVE_DELAY_2
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_GATE_SLAVE_DELAY_2
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DM_FALL_SLAVE_DELAY_2
R/W-XR/W-0h
76543210
PHY_RDDQS_DM_FALL_SLAVE_DELAY_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2508 DDRSS_PHY_642 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_GATE_SLAVE_DELAY_2R/W0h

Read DQS slave delay setting for slice 2.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DM_FALL_SLAVE_DELAY_2R/W0h

Falling edge read DQS slave delay setting for DM for slice 2.

2.5.4.412 DDRSS_PHY_643 Register (Offset = 4A0Ch) [reset = X]

DDRSS_PHY_643 is shown in Figure 8-1249 and described in Table 8-2510.

Return to Summary Table.

Table 8-2509 DDRSS_PHY_643 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A0Ch
Figure 8-1249 DDRSS_PHY_643 Register
3130292827262524
RESERVEDPHY_WRLVL_DELAY_EARLY_THRESHOLD_2
R/W-XR/W-0h
2322212019181716
PHY_WRLVL_DELAY_EARLY_THRESHOLD_2
R/W-0h
15141312111098
RESERVEDPHY_WRITE_PATH_LAT_ADD_2
R/W-XR/W-0h
76543210
RESERVEDPHY_RDDQS_LATENCY_ADJUST_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2510 DDRSS_PHY_643 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_WRLVL_DELAY_EARLY_THRESHOLD_2R/W0h

Write level delay threshold above which will be considered in previous cycle for slice 2.

15-11RESERVEDR/WX
10-8PHY_WRITE_PATH_LAT_ADD_2R/W0h

Number of cycles to delay the incoming dfi_wrdata_en/dfi_wrdata signals for slice 2.

7-4RESERVEDR/WX
3-0PHY_RDDQS_LATENCY_ADJUST_2R/W0h

Number of cycles to delay the incoming dfi_rddata_en for read DQS gate generation for slice 2.

2.5.4.413 DDRSS_PHY_644 Register (Offset = 4A10h) [reset = X]

DDRSS_PHY_644 is shown in Figure 8-1250 and described in Table 8-2512.

Return to Summary Table.

Table 8-2511 DDRSS_PHY_644 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A10h
Figure 8-1250 DDRSS_PHY_644 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_WRLVL_EARLY_FORCE_ZERO_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WRLVL_DELAY_PERIOD_THRESHOLD_2
R/W-XR/W-0h
76543210
PHY_WRLVL_DELAY_PERIOD_THRESHOLD_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2512 DDRSS_PHY_644 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_WRLVL_EARLY_FORCE_ZERO_2R/W0h

Force the final write level delay value (that meets the early threshold) to 0 for slice 2.

15-10RESERVEDR/WX
9-0PHY_WRLVL_DELAY_PERIOD_THRESHOLD_2R/W0h

Write level delay threshold below which will add a cycle of write path latency for slice 2.

2.5.4.414 DDRSS_PHY_645 Register (Offset = 4A14h) [reset = X]

DDRSS_PHY_645 is shown in Figure 8-1251 and described in Table 8-2514.

Return to Summary Table.

Table 8-2513 DDRSS_PHY_645 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A14h
Figure 8-1251 DDRSS_PHY_645 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_GTLVL_LAT_ADJ_START_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GTLVL_RDDQS_SLV_DLY_START_2
R/W-XR/W-0h
76543210
PHY_GTLVL_RDDQS_SLV_DLY_START_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2514 DDRSS_PHY_645 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-16PHY_GTLVL_LAT_ADJ_START_2R/W0h

Initial read DQS gate cycle delay from dfi_rddata_en during gate training for slice 2.

15-10RESERVEDR/WX
9-0PHY_GTLVL_RDDQS_SLV_DLY_START_2R/W0h

Initial read DQS gate slave delay setting during gate training for slice 2.

2.5.4.415 DDRSS_PHY_646 Register (Offset = 4A18h) [reset = X]

DDRSS_PHY_646 is shown in Figure 8-1252 and described in Table 8-2516.

Return to Summary Table.

Table 8-2515 DDRSS_PHY_646 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A18h
Figure 8-1252 DDRSS_PHY_646 Register
3130292827262524
RESERVEDPHY_NTP_PASS_2
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_NTP_WRLAT_START_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WDQLVL_DQDM_SLV_DLY_START_2
R/W-XR/W-0h
76543210
PHY_WDQLVL_DQDM_SLV_DLY_START_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2516 DDRSS_PHY_646 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_NTP_PASS_2R/W0h

Indicates if No-topology training found a passing result for slice 2.

23-20RESERVEDR/WX
19-16PHY_NTP_WRLAT_START_2R/W0h

Initial value for phy_write_path_lat_add for No-topology training and early threshold for slice 2.

15-11RESERVEDR/WX
10-0PHY_WDQLVL_DQDM_SLV_DLY_START_2R/W0h

Initial DQ/DM slave delay setting during write data leveling for slice 2.

2.5.4.416 DDRSS_PHY_647 Register (Offset = 4A1Ch) [reset = X]

DDRSS_PHY_647 is shown in Figure 8-1253 and described in Table 8-2518.

Return to Summary Table.

Table 8-2517 DDRSS_PHY_647 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A1Ch
Figure 8-1253 DDRSS_PHY_647 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVEDPHY_RDLVL_RDDQS_DQ_SLV_DLY_START_2
R/W-XR/W-0h
76543210
PHY_RDLVL_RDDQS_DQ_SLV_DLY_START_2
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2518 DDRSS_PHY_647 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-0PHY_RDLVL_RDDQS_DQ_SLV_DLY_START_2R/W0h

Read leveling starting value for the DQS/DQ slave delay settings for slice 2.

2.5.4.417 DDRSS_PHY_648 Register (Offset = 4A20h) [reset = 20202020h]

DDRSS_PHY_648 is shown in Figure 8-1254 and described in Table 8-2520.

Return to Summary Table.

Table 8-2519 DDRSS_PHY_648 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A20h
Figure 8-1254 DDRSS_PHY_648 Register
3130292827262524
PHY_DATA_DC_DQ2_CLK_ADJUST_2
R/W-20h
2322212019181716
PHY_DATA_DC_DQ1_CLK_ADJUST_2
R/W-20h
15141312111098
PHY_DATA_DC_DQ0_CLK_ADJUST_2
R/W-20h
76543210
PHY_DATA_DC_DQS_CLK_ADJUST_2
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2520 DDRSS_PHY_648 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DQ2_CLK_ADJUST_2R/W20h

Adjust value of Duty Cycle Adjuster for slice 2.

23-16PHY_DATA_DC_DQ1_CLK_ADJUST_2R/W20h

Adjust value of Duty Cycle Adjuster for slice 2.

15-8PHY_DATA_DC_DQ0_CLK_ADJUST_2R/W20h

Adjust value of Duty Cycle Adjuster for slice 2.

7-0PHY_DATA_DC_DQS_CLK_ADJUST_2R/W20h

Adjust value of Duty Cycle Adjuster for slice 2.

2.5.4.418 DDRSS_PHY_649 Register (Offset = 4A24h) [reset = 20202020h]

DDRSS_PHY_649 is shown in Figure 8-1255 and described in Table 8-2522.

Return to Summary Table.

Table 8-2521 DDRSS_PHY_649 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A24h
Figure 8-1255 DDRSS_PHY_649 Register
3130292827262524
PHY_DATA_DC_DQ6_CLK_ADJUST_2
R/W-20h
2322212019181716
PHY_DATA_DC_DQ5_CLK_ADJUST_2
R/W-20h
15141312111098
PHY_DATA_DC_DQ4_CLK_ADJUST_2
R/W-20h
76543210
PHY_DATA_DC_DQ3_CLK_ADJUST_2
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2522 DDRSS_PHY_649 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DQ6_CLK_ADJUST_2R/W20h

Adjust value of Duty Cycle Adjuster for slice 2.

23-16PHY_DATA_DC_DQ5_CLK_ADJUST_2R/W20h

Adjust value of Duty Cycle Adjuster for slice 2.

15-8PHY_DATA_DC_DQ4_CLK_ADJUST_2R/W20h

Adjust value of Duty Cycle Adjuster for slice 2.

7-0PHY_DATA_DC_DQ3_CLK_ADJUST_2R/W20h

Adjust value of Duty Cycle Adjuster for slice 2.

2.5.4.419 DDRSS_PHY_650 Register (Offset = 4A28h) [reset = 2020h]

DDRSS_PHY_650 is shown in Figure 8-1256 and described in Table 8-2524.

Return to Summary Table.

Table 8-2523 DDRSS_PHY_650 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A28h
Figure 8-1256 DDRSS_PHY_650 Register
3130292827262524
PHY_DSLICE_PAD_BOOSTPN_SETTING_2
R/W-0h
2322212019181716
PHY_DSLICE_PAD_BOOSTPN_SETTING_2
R/W-0h
15141312111098
PHY_DATA_DC_DM_CLK_ADJUST_2
R/W-20h
76543210
PHY_DATA_DC_DQ7_CLK_ADJUST_2
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2524 DDRSS_PHY_650 Register Field Descriptions
BitFieldTypeResetDescription
31-16PHY_DSLICE_PAD_BOOSTPN_SETTING_2R/W0h

Setting for boost P/N of pad for slice 2.

15-8PHY_DATA_DC_DM_CLK_ADJUST_2R/W20h

Adjust value of Duty Cycle Adjuster for slice 2.

7-0PHY_DATA_DC_DQ7_CLK_ADJUST_2R/W20h

Adjust value of Duty Cycle Adjuster for slice 2.

2.5.4.420 DDRSS_PHY_651 Register (Offset = 4A2Ch) [reset = X]

DDRSS_PHY_651 is shown in Figure 8-1257 and described in Table 8-2526.

Return to Summary Table.

Table 8-2525 DDRSS_PHY_651 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4A2Ch
Figure 8-1257 DDRSS_PHY_651 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DQS_FFE_2
R/W-XR/W-0h
15141312111098
RESERVEDPHY_DQ_FFE_2
R/W-XR/W-0h
76543210
RESERVEDPHY_DSLICE_PAD_RX_CTLE_SETTING_2
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2526 DDRSS_PHY_651 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16PHY_DQS_FFE_2R/W0h

TX_FFE setting for DQS pad for slice 2.

15-10RESERVEDR/WX
9-8PHY_DQ_FFE_2R/W0h

TX_FFE setting for DQ/DM pad for slice 2.

7-6RESERVEDR/WX
5-0PHY_DSLICE_PAD_RX_CTLE_SETTING_2R/W0h

Setting for RX ctle P/N of pad for slice 2.

2.5.4.421 DDRSS_PHY_768 Register (Offset = 4C00h) [reset = X]

DDRSS_PHY_768 is shown in Figure 8-1258 and described in Table 8-2528.

Return to Summary Table.

Table 8-2527 DDRSS_PHY_768 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C00h
Figure 8-1258 DDRSS_PHY_768 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_IO_PAD_DELAY_TIMING_BYPASS_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CLK_WR_BYPASS_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_CLK_WR_BYPASS_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2528 DDRSS_PHY_768 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-16PHY_IO_PAD_DELAY_TIMING_BYPASS_3R/W0h

Feedback pad's OPAD and IPAD delay timing on bypass mode for slice 3.

15-11RESERVEDR/WX
10-0PHY_CLK_WR_BYPASS_SLAVE_DELAY_3R/W0h

Write data clock bypass mode slave delay setting for slice 3.} PADDING_BEFORE

2.5.4.422 DDRSS_PHY_769 Register (Offset = 4C04h) [reset = X]

DDRSS_PHY_769 is shown in Figure 8-1259 and described in Table 8-2530.

Return to Summary Table.

Table 8-2529 DDRSS_PHY_769 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C04h
Figure 8-1259 DDRSS_PHY_769 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_WRITE_PATH_LAT_ADD_BYPASS_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_3
R/W-XR/W-0h
76543210
PHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2530 DDRSS_PHY_769 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR/WX
18-16PHY_WRITE_PATH_LAT_ADD_BYPASS_3R/W0h

Number of cycles on bypass mode to delay the incoming dfi_wrdata_en/dfi_wrdata signals for slice 3.

15-10RESERVEDR/WX
9-0PHY_CLK_WRDQS_SLAVE_DELAY_BYPASS_3R/W0h

Write DQS bypass mode slave delay setting for slice 3.

2.5.4.423 DDRSS_PHY_770 Register (Offset = 4C08h) [reset = X]

DDRSS_PHY_770 is shown in Figure 8-1260 and described in Table 8-2532.

Return to Summary Table.

Table 8-2531 DDRSS_PHY_770 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C08h
Figure 8-1260 DDRSS_PHY_770 Register
3130292827262524
RESERVEDPHY_CLK_BYPASS_OVERRIDE_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_BYPASS_TWO_CYC_PREAMBLE_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2532 DDRSS_PHY_770 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_CLK_BYPASS_OVERRIDE_3R/W0h

Bypass mode override setting for slice 3.

23-18RESERVEDR/WX
17-16PHY_BYPASS_TWO_CYC_PREAMBLE_3R/W0h

Two_cycle_preamble for bypass mode for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_GATE_BYPASS_SLAVE_DELAY_3R/W0h

Read DQS bypass mode slave delay setting for slice 3.

2.5.4.424 DDRSS_PHY_771 Register (Offset = 4C0Ch) [reset = X]

DDRSS_PHY_771 is shown in Figure 8-1261 and described in Table 8-2534.

Return to Summary Table.

Table 8-2533 DDRSS_PHY_771 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C0Ch
Figure 8-1261 DDRSS_PHY_771 Register
3130292827262524
RESERVEDPHY_SW_WRDQ3_SHIFT_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_WRDQ2_SHIFT_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQ1_SHIFT_3
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDQ0_SHIFT_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2534 DDRSS_PHY_771 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_SW_WRDQ3_SHIFT_3R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ3 for slice 3.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

23-22RESERVEDR/WX
21-16PHY_SW_WRDQ2_SHIFT_3R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ2 for slice 3.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

15-14RESERVEDR/WX
13-8PHY_SW_WRDQ1_SHIFT_3R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ1 for slice 3.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDQ0_SHIFT_3R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ0 for slice 3.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.425 DDRSS_PHY_772 Register (Offset = 4C10h) [reset = X]

DDRSS_PHY_772 is shown in Figure 8-1262 and described in Table 8-2536.

Return to Summary Table.

Table 8-2535 DDRSS_PHY_772 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C10h
Figure 8-1262 DDRSS_PHY_772 Register
3130292827262524
RESERVEDPHY_SW_WRDQ7_SHIFT_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_WRDQ6_SHIFT_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQ5_SHIFT_3
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDQ4_SHIFT_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2536 DDRSS_PHY_772 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_SW_WRDQ7_SHIFT_3R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ7 for slice 3.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

23-22RESERVEDR/WX
21-16PHY_SW_WRDQ6_SHIFT_3R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ6 for slice 3.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

15-14RESERVEDR/WX
13-8PHY_SW_WRDQ5_SHIFT_3R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ5 for slice 3.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDQ4_SHIFT_3R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQ4 for slice 3.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.426 DDRSS_PHY_773 Register (Offset = 4C14h) [reset = X]

DDRSS_PHY_773 is shown in Figure 8-1263 and described in Table 8-2538.

Return to Summary Table.

Table 8-2537 DDRSS_PHY_773 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C14h
Figure 8-1263 DDRSS_PHY_773 Register
3130292827262524
RESERVEDPHY_PER_CS_TRAINING_MULTICAST_EN_3
R/W-XR/W-1h
2322212019181716
RESERVEDPHY_PER_RANK_CS_MAP_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_WRDQS_SHIFT_3
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_WRDM_SHIFT_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2538 DDRSS_PHY_773 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_PER_CS_TRAINING_MULTICAST_EN_3R/W1h

When set, a register write will update parameters for all ranks at the same time in slice 3.
Set to 1 to enable.

23-18RESERVEDR/WX
17-16PHY_PER_RANK_CS_MAP_3R/W0h

Per-rank CS map for slice 3.
Setting a bit uses that CS for the rank, bit (0) uses CS0, bit (1) uses CS1, etc.

15-12RESERVEDR/WX
11-8PHY_SW_WRDQS_SHIFT_3R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DQS for slice 3.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bit (3) is the cycle_shift value.

7-6RESERVEDR/WX
5-0PHY_SW_WRDM_SHIFT_3R/W0h

Manual override of automatic half_cycle_shift/cycle_shift for write DM for slice 3.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) are the cycle_shift value.

2.5.4.427 DDRSS_PHY_774 Register (Offset = 4C18h) [reset = X]

DDRSS_PHY_774 is shown in Figure 8-1264 and described in Table 8-2540.

Return to Summary Table.

Table 8-2539 DDRSS_PHY_774 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C18h
Figure 8-1264 DDRSS_PHY_774 Register
3130292827262524
RESERVEDPHY_LP4_BOOT_RDDATA_EN_TSEL_DLY_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LP4_BOOT_RDDATA_EN_DLY_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_LP4_BOOT_RDDATA_EN_IE_DLY_3
R/W-XR/W-0h
76543210
RESERVEDPHY_PER_CS_TRAINING_INDEX_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2540 DDRSS_PHY_774 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_LP4_BOOT_RDDATA_EN_TSEL_DLY_3R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for TSEL enable generation for slice 3.

23-21RESERVEDR/WX
20-16PHY_LP4_BOOT_RDDATA_EN_DLY_3R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is early for slice 3.

15-10RESERVEDR/WX
9-8PHY_LP4_BOOT_RDDATA_EN_IE_DLY_3R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for input enable generation for slice 3.

7-1RESERVEDR/WX
0PHY_PER_CS_TRAINING_INDEX_3R/W0h

For per-rank training, indicates which rank's paramters are read/written for slice 3.

2.5.4.428 DDRSS_PHY_775 Register (Offset = 4C1Ch) [reset = X]

DDRSS_PHY_775 is shown in Figure 8-1265 and described in Table 8-2542.

Return to Summary Table.

Table 8-2541 DDRSS_PHY_775 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C1Ch
Figure 8-1265 DDRSS_PHY_775 Register
3130292827262524
RESERVEDPHY_LP4_BOOT_RDDATA_EN_OE_DLY_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LP4_BOOT_WRPATH_GATE_DISABLE_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_LP4_BOOT_RDDQS_LATENCY_ADJUST_3
R/W-XR/W-0h
76543210
RESERVEDPHY_LP4_BOOT_RPTR_UPDATE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2542 DDRSS_PHY_775 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_LP4_BOOT_RDDATA_EN_OE_DLY_3R/W0h

For LPDDR4 boot frequency, the number of cycles that the dfi_rddata_en signal is earlier than necessary for extended OE generation for slice 3.

23-18RESERVEDR/WX
17-16PHY_LP4_BOOT_WRPATH_GATE_DISABLE_3R/W0h

For LPDDR4 boot frequency, write path clock gating disable for slice 3.
Bit (0): disable pull in wrdata_en
Bit (1): disable write path clock gating, clock always on

15-12RESERVEDR/WX
11-8PHY_LP4_BOOT_RDDQS_LATENCY_ADJUST_3R/W0h

For LPDDR4 boot frequency, the number of cycles to delay the incoming dfi_rddata_en for read DQS gate generation for slice 3.

7-4RESERVEDR/WX
3-0PHY_LP4_BOOT_RPTR_UPDATE_3R/W0h

For LPDDR4 boot frequency, the offset in cycles from the dfi_rddata_en signal to releasing data from the entry FIFO for slice 3.

2.5.4.429 DDRSS_PHY_776 Register (Offset = 4C20h) [reset = X]

DDRSS_PHY_776 is shown in Figure 8-1266 and described in Table 8-2544.

Return to Summary Table.

Table 8-2543 DDRSS_PHY_776 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C20h
Figure 8-1266 DDRSS_PHY_776 Register
3130292827262524
RESERVEDPHY_LPBK_DFX_TIMEOUT_EN_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LPBK_CONTROL_3
R/W-XR/W-0h
15141312111098
PHY_LPBK_CONTROL_3
R/W-0h
76543210
RESERVEDPHY_CTRL_LPBK_EN_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2544 DDRSS_PHY_776 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_LPBK_DFX_TIMEOUT_EN_3R/W0h

Loopback read only test timeout mechanism enable for slice 3.

23-17RESERVEDR/WX
16-8PHY_LPBK_CONTROL_3R/W0h

Loopback control bits for slice 3.

7-2RESERVEDR/WX
1-0PHY_CTRL_LPBK_EN_3R/W0h

Loopback control en for slice 3.

2.5.4.430 DDRSS_PHY_777 Register (Offset = 4C24h) [reset = 0h]

DDRSS_PHY_777 is shown in Figure 8-1267 and described in Table 8-2546.

Return to Summary Table.

Table 8-2545 DDRSS_PHY_777 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C24h
Figure 8-1267 DDRSS_PHY_777 Register
313029282726252423222120191817161514131211109876543210
PHY_AUTO_TIMING_MARGIN_CONTROL_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2546 DDRSS_PHY_777 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_AUTO_TIMING_MARGIN_CONTROL_3R/W0h

Auto timing marging control bits for slice 3.

2.5.4.431 DDRSS_PHY_778 Register (Offset = 4C28h) [reset = X]

DDRSS_PHY_778 is shown in Figure 8-1268 and described in Table 8-2548.

Return to Summary Table.

Table 8-2547 DDRSS_PHY_778 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C28h
Figure 8-1268 DDRSS_PHY_778 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_AUTO_TIMING_MARGIN_OBS_3
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2548 DDRSS_PHY_778 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDRX
27-0PHY_AUTO_TIMING_MARGIN_OBS_3R0h

Observation register for the auto_timing_margin for slice 3.
READ-ONLY

2.5.4.432 DDRSS_PHY_779 Register (Offset = 4C2Ch) [reset = X]

DDRSS_PHY_779 is shown in Figure 8-1269 and described in Table 8-2550.

Return to Summary Table.

Table 8-2549 DDRSS_PHY_779 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C2Ch
Figure 8-1269 DDRSS_PHY_779 Register
3130292827262524
RESERVEDPHY_RDLVL_MULTI_PATT_ENABLE_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PRBS_PATTERN_MASK_3
R/W-XR/W-0h
15141312111098
PHY_PRBS_PATTERN_MASK_3
R/W-0h
76543210
RESERVEDPHY_PRBS_PATTERN_START_3
R/W-XR/W-1h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2550 DDRSS_PHY_779 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RDLVL_MULTI_PATT_ENABLE_3R/W0h

Read Leveling Multi-pattern enable for slice 3.

23-17RESERVEDR/WX
16-8PHY_PRBS_PATTERN_MASK_3R/W0h

PRBS7 mask signal for slice 3.

7RESERVEDR/WX
6-0PHY_PRBS_PATTERN_START_3R/W1h

PRBS7 start pattern for slice 3.

2.5.4.433 DDRSS_PHY_780 Register (Offset = 4C30h) [reset = X]

DDRSS_PHY_780 is shown in Figure 8-1270 and described in Table 8-2552.

Return to Summary Table.

Table 8-2551 DDRSS_PHY_780 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C30h
Figure 8-1270 DDRSS_PHY_780 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_VREF_TRAIN_OBS_3
R/W-XR-0h
15141312111098
RESERVEDPHY_VREF_INITIAL_STEPSIZE_3
R/W-XR/W-0h
76543210
RESERVEDPHY_RDLVL_MULTI_PATT_RST_DISABLE_3
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-2552 DDRSS_PHY_780 Register Field Descriptions
BitFieldTypeResetDescription
31-23RESERVEDR/WX
22-16PHY_VREF_TRAIN_OBS_3R0h

Observation register for best vref value for slice 3.
READ-ONLY

15-14RESERVEDR/WX
13-8PHY_VREF_INITIAL_STEPSIZE_3R/W0h

Data slice initial VREF training step size for slice 3.

7-1RESERVEDR/WX
0PHY_RDLVL_MULTI_PATT_RST_DISABLE_3R/W0h

Read Leveling read level windows disable reset for slice 3.

2.5.4.434 DDRSS_PHY_781 Register (Offset = 4C34h) [reset = X]

DDRSS_PHY_781 is shown in Figure 8-1271 and described in Table 8-2554.

Return to Summary Table.

Table 8-2553 DDRSS_PHY_781 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C34h
Figure 8-1271 DDRSS_PHY_781 Register
3130292827262524
RESERVEDSC_PHY_SNAP_OBS_REGS_3
R/W-XW-0h
2322212019181716
RESERVEDPHY_GATE_ERROR_DELAY_SELECT_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2554 DDRSS_PHY_781 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24SC_PHY_SNAP_OBS_REGS_3W0h

Initiates a snapshot of the internal observation registers for slice 3.
Set to 1 to trigger.
WRITE-ONLY

23-20RESERVEDR/WX
19-16PHY_GATE_ERROR_DELAY_SELECT_3R/W0h

Number of cycles to wait for the DQS gate to close before flagging an error for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ_BYPASS_SLAVE_DELAY_3R/W0h

Read DQS data clock bypass mode slave delay setting for slice 3.

2.5.4.435 DDRSS_PHY_782 Register (Offset = 4C38h) [reset = X]

DDRSS_PHY_782 is shown in Figure 8-1272 and described in Table 8-2556.

Return to Summary Table.

Table 8-2555 DDRSS_PHY_782 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C38h
Figure 8-1272 DDRSS_PHY_782 Register
3130292827262524
RESERVEDPHY_MEM_CLASS_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_LPDDR_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GATE_SMPL1_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_GATE_SMPL1_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2556 DDRSS_PHY_782 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_MEM_CLASS_3R/W0h

Indicates the type of DRAM for slice 3.
0 for DDR3, 1 for DDR4, 2 for DDR5, 4 for LPDDR2, 5 for LPDDR3.
6 for LPDDR4

23-17RESERVEDR/WX
16PHY_LPDDR_3R/W0h

Adds a cycle of delay for the slice 3 to match the address slice.
Set to 1 to add a cycle

15-9RESERVEDR/WX
8-0PHY_GATE_SMPL1_SLAVE_DELAY_3R/W0h

Number of cycles to delay the read DQS gate signal to generate gate1 signal for on-the-fly read DQS training for slice 3.

2.5.4.436 DDRSS_PHY_783 Register (Offset = 4C3Ch) [reset = X]

DDRSS_PHY_783 is shown in Figure 8-1273 and described in Table 8-2558.

Return to Summary Table.

Table 8-2557 DDRSS_PHY_783 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C3Ch
Figure 8-1273 DDRSS_PHY_783 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDON_FLY_GATE_ADJUST_EN_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GATE_SMPL2_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_GATE_SMPL2_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2558 DDRSS_PHY_783 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16ON_FLY_GATE_ADJUST_EN_3R/W0h

Control the on-the-fly gate adjustment for slice 3.

15-9RESERVEDR/WX
8-0PHY_GATE_SMPL2_SLAVE_DELAY_3R/W0h

Number of cycles to delay the read DQS gate signal to generate gate2 signal for on-the-fly read DQS training for slice 3.

2.5.4.437 DDRSS_PHY_784 Register (Offset = 4C40h) [reset = 0h]

DDRSS_PHY_784 is shown in Figure 8-1274 and described in Table 8-2560.

Return to Summary Table.

Table 8-2559 DDRSS_PHY_784 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C40h
Figure 8-1274 DDRSS_PHY_784 Register
313029282726252423222120191817161514131211109876543210
PHY_GATE_TRACKING_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2560 DDRSS_PHY_784 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_GATE_TRACKING_OBS_3R0h

Report the on-the-fly gate measurement result for slice 3.
READ-ONLY

2.5.4.438 DDRSS_PHY_785 Register (Offset = 4C44h) [reset = X]

DDRSS_PHY_785 is shown in Figure 8-1275 and described in Table 8-2562.

Return to Summary Table.

Table 8-2561 DDRSS_PHY_785 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C44h
Figure 8-1275 DDRSS_PHY_785 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVEDPHY_LP4_PST_AMBLE_3
R/W-XR/W-0h
76543210
RESERVEDPHY_DFI40_POLARITY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2562 DDRSS_PHY_785 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-8PHY_LP4_PST_AMBLE_3R/W0h

Controls the read postamble extension for LPDDR4 for slice 3.

7-1RESERVEDR/WX
0PHY_DFI40_POLARITY_3R/W0h

Indicates the dfi_wrdata_cs_n and dfi_rddata_cs_n is low active or high active for slice 3.

2.5.4.439 DDRSS_PHY_786 Register (Offset = 4C48h) [reset = 0h]

DDRSS_PHY_786 is shown in Figure 8-1276 and described in Table 8-2564.

Return to Summary Table.

Table 8-2563 DDRSS_PHY_786 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C48h
Figure 8-1276 DDRSS_PHY_786 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT8_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2564 DDRSS_PHY_786 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT8_3R/W0h

Read leveling pattern 8 data for slice 3.

2.5.4.440 DDRSS_PHY_787 Register (Offset = 4C4Ch) [reset = 0h]

DDRSS_PHY_787 is shown in Figure 8-1277 and described in Table 8-2566.

Return to Summary Table.

Table 8-2565 DDRSS_PHY_787 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C4Ch
Figure 8-1277 DDRSS_PHY_787 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT9_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2566 DDRSS_PHY_787 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT9_3R/W0h

Read leveling pattern 9 data for slice 3.

2.5.4.441 DDRSS_PHY_788 Register (Offset = 4C50h) [reset = 0h]

DDRSS_PHY_788 is shown in Figure 8-1278 and described in Table 8-2568.

Return to Summary Table.

Table 8-2567 DDRSS_PHY_788 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C50h
Figure 8-1278 DDRSS_PHY_788 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT10_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2568 DDRSS_PHY_788 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT10_3R/W0h

Read leveling pattern 10 data for slice 3.

2.5.4.442 DDRSS_PHY_789 Register (Offset = 4C54h) [reset = 0h]

DDRSS_PHY_789 is shown in Figure 8-1279 and described in Table 8-2570.

Return to Summary Table.

Table 8-2569 DDRSS_PHY_789 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C54h
Figure 8-1279 DDRSS_PHY_789 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT11_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2570 DDRSS_PHY_789 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT11_3R/W0h

Read leveling pattern 11 data for slice 3.

2.5.4.443 DDRSS_PHY_790 Register (Offset = 4C58h) [reset = 0h]

DDRSS_PHY_790 is shown in Figure 8-1280 and described in Table 8-2572.

Return to Summary Table.

Table 8-2571 DDRSS_PHY_790 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C58h
Figure 8-1280 DDRSS_PHY_790 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT12_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2572 DDRSS_PHY_790 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT12_3R/W0h

Read leveling pattern 12 data for slice 3.

2.5.4.444 DDRSS_PHY_791 Register (Offset = 4C5Ch) [reset = 0h]

DDRSS_PHY_791 is shown in Figure 8-1281 and described in Table 8-2574.

Return to Summary Table.

Table 8-2573 DDRSS_PHY_791 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C5Ch
Figure 8-1281 DDRSS_PHY_791 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT13_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2574 DDRSS_PHY_791 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT13_3R/W0h

Read leveling pattern 13 data for slice 3.

2.5.4.445 DDRSS_PHY_792 Register (Offset = 4C60h) [reset = 0h]

DDRSS_PHY_792 is shown in Figure 8-1282 and described in Table 8-2576.

Return to Summary Table.

Table 8-2575 DDRSS_PHY_792 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C60h
Figure 8-1282 DDRSS_PHY_792 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT14_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2576 DDRSS_PHY_792 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT14_3R/W0h

Read leveling pattern 14 data for slice 3.

2.5.4.446 DDRSS_PHY_793 Register (Offset = 4C64h) [reset = 0h]

DDRSS_PHY_793 is shown in Figure 8-1283 and described in Table 8-2578.

Return to Summary Table.

Table 8-2577 DDRSS_PHY_793 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C64h
Figure 8-1283 DDRSS_PHY_793 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PATT15_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2578 DDRSS_PHY_793 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PATT15_3R/W0h

Read leveling pattern 15 data for slice 3.

2.5.4.447 DDRSS_PHY_794 Register (Offset = 4C68h) [reset = X]

DDRSS_PHY_794 is shown in Figure 8-1284 and described in Table 8-2580.

Return to Summary Table.

Table 8-2579 DDRSS_PHY_794 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C68h
Figure 8-1284 DDRSS_PHY_794 Register
3130292827262524
RESERVEDPHY_RDDQ_ENC_OBS_SELECT_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_MASTER_DLY_LOCK_OBS_SELECT_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_FIFO_PTR_RST_DISABLE_3
R/W-XR/W-0h
76543210
RESERVEDPHY_SLAVE_LOOP_CNT_UPDATE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2580 DDRSS_PHY_794 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_RDDQ_ENC_OBS_SELECT_3R/W0h

Select value to map the internal read DQ slave delay encoded settings to the accessible read DQ encoded slave delay observation register for slice 3.

23-20RESERVEDR/WX
19-16PHY_MASTER_DLY_LOCK_OBS_SELECT_3R/W0h

Select value to map the internal master delay observation registers to the accessible master delay observation register for slice 3.

15-9RESERVEDR/WX
8PHY_SW_FIFO_PTR_RST_DISABLE_3R/W0h

Disables automatic reset of the read entry FIFO pointers for slice 3.
Set to 1 to disable automatic resets.

7-3RESERVEDR/WX
2-0PHY_SLAVE_LOOP_CNT_UPDATE_3R/W0h

Reserved for future use for slice 3.

2.5.4.448 DDRSS_PHY_795 Register (Offset = 4C6Ch) [reset = X]

DDRSS_PHY_795 is shown in Figure 8-1285 and described in Table 8-2582.

Return to Summary Table.

Table 8-2581 DDRSS_PHY_795 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C6Ch
Figure 8-1285 DDRSS_PHY_795 Register
3130292827262524
RESERVEDPHY_FIFO_PTR_OBS_SELECT_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WR_SHIFT_OBS_SELECT_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WR_ENC_OBS_SELECT_3
R/W-XR/W-0h
76543210
RESERVEDPHY_RDDQS_DQ_ENC_OBS_SELECT_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2582 DDRSS_PHY_795 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_FIFO_PTR_OBS_SELECT_3R/W0h

Select value to map the internal read entry FIFO read/write pointers to the accessible read entry FIFO pointer observation register for slice 3.

23-20RESERVEDR/WX
19-16PHY_WR_SHIFT_OBS_SELECT_3R/W0h

Select value to map the internal write DQ/DQS automatic cycle/half_cycle shift settings to the accessible write DQ/DQS shift observation register for slice 3.

15-12RESERVEDR/WX
11-8PHY_WR_ENC_OBS_SELECT_3R/W0h

Select value to map the internal write DQ slave delay encoded settings to the accessible write DQ encoded slave delay observation register for slice 3.

7-4RESERVEDR/WX
3-0PHY_RDDQS_DQ_ENC_OBS_SELECT_3R/W0h

Select value to map the internal read DQS DQ rise/fall slave delay encoded settings to the accessible read DQS DQ rise/fall encoded slave delay observation registers for slice 3.

2.5.4.449 DDRSS_PHY_796 Register (Offset = 4C70h) [reset = X]

DDRSS_PHY_796 is shown in Figure 8-1286 and described in Table 8-2584.

Return to Summary Table.

Table 8-2583 DDRSS_PHY_796 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C70h
Figure 8-1286 DDRSS_PHY_796 Register
3130292827262524
PHY_WRLVL_PER_START_3
R/W-0h
2322212019181716
RESERVEDPHY_WRLVL_ALGO_3
R/W-XR/W-0h
15141312111098
RESERVEDSC_PHY_LVL_DEBUG_CONT_3
R/W-XW-0h
76543210
RESERVEDPHY_LVL_DEBUG_MODE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2584 DDRSS_PHY_796 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_WRLVL_PER_START_3R/W0h

Observation register for write leveling status for slice 3.
READ-ONLY

23-18RESERVEDR/WX
17-16PHY_WRLVL_ALGO_3R/W0h

Write leveling algorithm selection for slice 3.

15-9RESERVEDR/WX
8SC_PHY_LVL_DEBUG_CONT_3W0h

Allows the leveling state machine to advance (when in debug mode) for slice 3.
Set to 1 to trigger.
WRITE-ONLY

7-1RESERVEDR/WX
0PHY_LVL_DEBUG_MODE_3R/W0h

Enables leveling debug mode for slice 3.
Set to 1 to enable.

2.5.4.450 DDRSS_PHY_797 Register (Offset = 4C74h) [reset = X]

DDRSS_PHY_797 is shown in Figure 8-1287 and described in Table 8-2586.

Return to Summary Table.

Table 8-2585 DDRSS_PHY_797 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C74h
Figure 8-1287 DDRSS_PHY_797 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
PHY_DQ_MASK_3
R/W-0h
15141312111098
RESERVEDPHY_WRLVL_UPDT_WAIT_CNT_3
R/W-XR/W-0h
76543210
RESERVEDPHY_WRLVL_CAPTURE_CNT_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2586 DDRSS_PHY_797 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR/WX
23-16PHY_DQ_MASK_3R/W0h

For ECC slice, should set this register to do DQ bit mask for slice 3.

15-12RESERVEDR/WX
11-8PHY_WRLVL_UPDT_WAIT_CNT_3R/W0h

Number of cycles to wait after changing DQS slave delay setting during write leveling for slice 3.

7-6RESERVEDR/WX
5-0PHY_WRLVL_CAPTURE_CNT_3R/W0h

Number of samples to take at each DQS slave delay setting during write leveling for slice 3.

2.5.4.451 DDRSS_PHY_798 Register (Offset = 4C78h) [reset = X]

DDRSS_PHY_798 is shown in Figure 8-1288 and described in Table 8-2588.

Return to Summary Table.

Table 8-2587 DDRSS_PHY_798 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C78h
Figure 8-1288 DDRSS_PHY_798 Register
3130292827262524
RESERVEDPHY_GTLVL_UPDT_WAIT_CNT_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_GTLVL_CAPTURE_CNT_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GTLVL_PER_START_3
R/W-XR/W-0h
76543210
PHY_GTLVL_PER_START_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2588 DDRSS_PHY_798 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_GTLVL_UPDT_WAIT_CNT_3R/W0h

Number of cycles + 4 to wait after changing DQS slave delay setting during gate training for slice 3.
The valid range is 0x0 to 0xB.

23-22RESERVEDR/WX
21-16PHY_GTLVL_CAPTURE_CNT_3R/W0h

Number of samples to take at each DQS slave delay setting during gate training for slice 3.

15-10RESERVEDR/WX
9-0PHY_GTLVL_PER_START_3R/W0h

Value to be added to the current gate delay position as the staring point for periodic gate training for slice 3.

2.5.4.452 DDRSS_PHY_799 Register (Offset = 4C7Ch) [reset = X]

DDRSS_PHY_799 is shown in Figure 8-1289 and described in Table 8-2590.

Return to Summary Table.

Table 8-2589 DDRSS_PHY_799 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C7Ch
Figure 8-1289 DDRSS_PHY_799 Register
3130292827262524
RESERVEDPHY_RDLVL_RDDQS_DQ_OBS_SELECT_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RDLVL_OP_MODE_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDLVL_UPDT_WAIT_CNT_3
R/W-XR/W-0h
76543210
RESERVEDPHY_RDLVL_CAPTURE_CNT_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2590 DDRSS_PHY_799 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_RDLVL_RDDQS_DQ_OBS_SELECT_3R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during read leveling for slice 3.

23-18RESERVEDR/WX
17-16PHY_RDLVL_OP_MODE_3R/W0h

Read leveling algorithm select for slice 3.
Clear to 0 to move linearly from left to right.
Set to 1 to start inside the window, move left and then move right.

15-12RESERVEDR/WX
11-8PHY_RDLVL_UPDT_WAIT_CNT_3R/W0h

Number of cycles to wait after changing DQS slave delay setting during read leveling for slice 3.

7-6RESERVEDR/WX
5-0PHY_RDLVL_CAPTURE_CNT_3R/W0h

Number of samples to take at each DQS slave delay setting during read leveling for slice 3.

2.5.4.453 DDRSS_PHY_800 Register (Offset = 4C80h) [reset = X]

DDRSS_PHY_800 is shown in Figure 8-1290 and described in Table 8-2592.

Return to Summary Table.

Table 8-2591 DDRSS_PHY_800 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C80h
Figure 8-1290 DDRSS_PHY_800 Register
3130292827262524
RESERVEDPHY_WDQLVL_BURST_CNT_3
R/W-XR/W-0h
2322212019181716
PHY_WDQLVL_CLK_JITTER_TOLERANCE_3
R/W-0h
15141312111098
PHY_RDLVL_DATA_MASK_3
R/W-0h
76543210
PHY_RDLVL_PERIODIC_OBS_SELECT_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2592 DDRSS_PHY_800 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_WDQLVL_BURST_CNT_3R/W0h

Defines the write/read burst length in bytes during the write data leveling sequence for slice 3.

23-16PHY_WDQLVL_CLK_JITTER_TOLERANCE_3R/W0h

Defines the minimum gap requirment for the LE and TE window for slice 3.

15-8PHY_RDLVL_DATA_MASK_3R/W0h

Per-bit mask for read leveling for slice 3.
If all bits are not used, only 1 bit should be cleared to 0.

7-0PHY_RDLVL_PERIODIC_OBS_SELECT_3R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during periodic read leveling for slice 3.

2.5.4.454 DDRSS_PHY_801 Register (Offset = 4C84h) [reset = X]

DDRSS_PHY_801 is shown in Figure 8-1291 and described in Table 8-2594.

Return to Summary Table.

Table 8-2593 DDRSS_PHY_801 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C84h
Figure 8-1291 DDRSS_PHY_801 Register
3130292827262524
RESERVEDPHY_WDQLVL_UPDT_WAIT_CNT_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_3
R/W-XR/W-0h
15141312111098
PHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_3
R/W-0h
76543210
RESERVEDPHY_WDQLVL_PATT_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2594 DDRSS_PHY_801 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_WDQLVL_UPDT_WAIT_CNT_3R/W0h

Number of cycles to wait after changing the DQ slave delay setting during write data leveling for slice 3.

23-19RESERVEDR/WX
18-8PHY_WDQLVL_DQDM_SLV_DLY_JUMP_OFFSET_3R/W0h

Defines the write/read burst length in bytes during the write data leveling sequence for slice 3.

7-3RESERVEDR/WX
2-0PHY_WDQLVL_PATT_3R/W0h

Defines the training patterns to be used during the write data leveling sequence for slice 3.
Bit (0) corresponds to the LFSR data training pattern.
Bit (1) corresponds to the CLK data training pattern.
Bit (2) corresponds to user-defined data pattern training.
If multiple bits are set, the training for each of the chosen patterns will be executed and the settings that give the smallest data valid window eye will be chosen.

2.5.4.455 DDRSS_PHY_802 Register (Offset = 4C88h) [reset = X]

DDRSS_PHY_802 is shown in Figure 8-1292 and described in Table 8-2596.

Return to Summary Table.

Table 8-2595 DDRSS_PHY_802 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C88h
Figure 8-1292 DDRSS_PHY_802 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDSC_PHY_WDQLVL_CLR_PREV_RESULTS_3
R/W-XW-0h
15141312111098
PHY_WDQLVL_PERIODIC_OBS_SELECT_3
R/W-0h
76543210
RESERVEDPHY_WDQLVL_DQDM_OBS_SELECT_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2596 DDRSS_PHY_802 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16SC_PHY_WDQLVL_CLR_PREV_RESULTS_3W0h

Clears the previous result value to allow a clean slate comparison for future write DQ leveling results for slice 3.
Set to 1 to trigger.
WRITE-ONLY

15-8PHY_WDQLVL_PERIODIC_OBS_SELECT_3R/W0h

Select value to map specific information during or post periodic write data leveling for slice 3.

7-4RESERVEDR/WX
3-0PHY_WDQLVL_DQDM_OBS_SELECT_3R/W0h

Select value to map an individual DQ data window leading/trailing edge to the leading/trailing edge observation registers during write data leveling for slice 3.

2.5.4.456 DDRSS_PHY_803 Register (Offset = 4C8Ch) [reset = X]

DDRSS_PHY_803 is shown in Figure 8-1293 and described in Table 8-2598.

Return to Summary Table.

Table 8-2597 DDRSS_PHY_803 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C8Ch
Figure 8-1293 DDRSS_PHY_803 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_WDQLVL_DATADM_MASK_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2598 DDRSS_PHY_803 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR/WX
8-0PHY_WDQLVL_DATADM_MASK_3R/W0h

Per-bit mask for write data leveling for slice 3.
Set to 1 to mask any bit from the leveling process.

2.5.4.457 DDRSS_PHY_804 Register (Offset = 4C90h) [reset = 0h]

DDRSS_PHY_804 is shown in Figure 8-1294 and described in Table 8-2600.

Return to Summary Table.

Table 8-2599 DDRSS_PHY_804 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C90h
Figure 8-1294 DDRSS_PHY_804 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT0_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2600 DDRSS_PHY_804 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT0_3R/W0h

User-defined pattern to be used during write data leveling for slice 3.
This register holds the bytes 3 to 0 written/read from device.

2.5.4.458 DDRSS_PHY_805 Register (Offset = 4C94h) [reset = 0h]

DDRSS_PHY_805 is shown in Figure 8-1295 and described in Table 8-2602.

Return to Summary Table.

Table 8-2601 DDRSS_PHY_805 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C94h
Figure 8-1295 DDRSS_PHY_805 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT1_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2602 DDRSS_PHY_805 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT1_3R/W0h

User-defined pattern to be used during write data leveling for slice 3.
This register holds the bytes 7 to 4 written/read from device.

2.5.4.459 DDRSS_PHY_806 Register (Offset = 4C98h) [reset = 0h]

DDRSS_PHY_806 is shown in Figure 8-1296 and described in Table 8-2604.

Return to Summary Table.

Table 8-2603 DDRSS_PHY_806 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C98h
Figure 8-1296 DDRSS_PHY_806 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT2_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2604 DDRSS_PHY_806 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT2_3R/W0h

User-defined pattern to be used during write data leveling for slice 3.
This register holds the bytes 11 to 8 written/read from device.

2.5.4.460 DDRSS_PHY_807 Register (Offset = 4C9Ch) [reset = 0h]

DDRSS_PHY_807 is shown in Figure 8-1297 and described in Table 8-2606.

Return to Summary Table.

Table 8-2605 DDRSS_PHY_807 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4C9Ch
Figure 8-1297 DDRSS_PHY_807 Register
313029282726252423222120191817161514131211109876543210
PHY_USER_PATT3_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2606 DDRSS_PHY_807 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_USER_PATT3_3R/W0h

User-defined pattern to be used during write data leveling for slice 3.
This register holds the bytes 15 to 12 written/read from device.

2.5.4.461 DDRSS_PHY_808 Register (Offset = 4CA0h) [reset = X]

DDRSS_PHY_808 is shown in Figure 8-1298 and described in Table 8-2608.

Return to Summary Table.

Table 8-2607 DDRSS_PHY_808 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CA0h
Figure 8-1298 DDRSS_PHY_808 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_NTP_MULT_TRAIN_3
R/W-XR/W-0h
15141312111098
PHY_USER_PATT4_3
R/W-0h
76543210
PHY_USER_PATT4_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2608 DDRSS_PHY_808 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_NTP_MULT_TRAIN_3R/W0h

Control for single pass only No-Topology training for slice 3.

15-0PHY_USER_PATT4_3R/W0h

User-defined pattern to be used during write data leveling for slice 3.
This register holds the DM bit for the 15 to 0 DQ written/read from device.

2.5.4.462 DDRSS_PHY_809 Register (Offset = 4CA4h) [reset = X]

DDRSS_PHY_809 is shown in Figure 8-1299 and described in Table 8-2610.

Return to Summary Table.

Table 8-2609 DDRSS_PHY_809 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CA4h
Figure 8-1299 DDRSS_PHY_809 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_PERIOD_THRESHOLD_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_EARLY_THRESHOLD_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2610 DDRSS_PHY_809 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_NTP_PERIOD_THRESHOLD_3R/W0h

Threshold Criteria of period threshold after No-Topology training is completed for slice 3.

15-10RESERVEDR/WX
9-0PHY_NTP_EARLY_THRESHOLD_3R/W0h

Threshold Criteria of early threshold after No-Topology training is completed for slice 3.

2.5.4.463 DDRSS_PHY_810 Register (Offset = 4CA8h) [reset = X]

DDRSS_PHY_810 is shown in Figure 8-1300 and described in Table 8-2612.

Return to Summary Table.

Table 8-2611 DDRSS_PHY_810 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CA8h
Figure 8-1300 DDRSS_PHY_810 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_PERIOD_THRESHOLD_MAX_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_PERIOD_THRESHOLD_MIN_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2612 DDRSS_PHY_810 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_NTP_PERIOD_THRESHOLD_MAX_3R/W0h

Maximum Threshold that phy_clk_wrdqs_slave_delay could cross boundary, to set period threshold/early threshold after No-Topology training is completed for slice 3.

15-10RESERVEDR/WX
9-0PHY_NTP_PERIOD_THRESHOLD_MIN_3R/W0h

Minimum Threshold that phy_clk_wrdqs_slave_delay could cross boundary, to set period threshold/early threshold after No-Topology training is completed for slice 3.

2.5.4.464 DDRSS_PHY_811 Register (Offset = 4CACh) [reset = X]

DDRSS_PHY_811 is shown in Figure 8-1301 and described in Table 8-2614.

Return to Summary Table.

Table 8-2613 DDRSS_PHY_811 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CACh
Figure 8-1301 DDRSS_PHY_811 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
PHY_FIFO_PTR_OBS_3
R-0h
15141312111098
RESERVEDSC_PHY_MANUAL_CLEAR_3
R/W-XW-0h
76543210
RESERVEDPHY_CALVL_VREF_DRIVING_SLICE_3
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2614 DDRSS_PHY_811 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR/WX
23-16PHY_FIFO_PTR_OBS_3R0h

Observation register containing read entry FIFO pointers for slice 3.
READ-ONLY

15-14RESERVEDR/WX
13-8SC_PHY_MANUAL_CLEAR_3W0h

Manual reset/clear of internal logic for slice 3.
Bit (0) initiates manual setup of the read DQS gate.
Bit (1) is reset of read entry FIFO pointers.
Bit (2) is reset of master delay min/max lock values.
Bit (3) is manual reset of master delay unlock counter.
Bit (4) is reset of leveling error bit in the leveling status registers.
Bit (5) is clearing of the gate tracking observation register.
Set each bit to 1 to initiate/reset.
WRITE-ONLY

7-1RESERVEDR/WX
0PHY_CALVL_VREF_DRIVING_SLICE_3R/W0h

Indicates if slice 3 is used to drive the VREF value to the device during CA training.

2.5.4.465 DDRSS_PHY_812 Register (Offset = 4CB0h) [reset = 00100000h]

DDRSS_PHY_812 is shown in Figure 8-1302 and described in Table 8-2616.

Return to Summary Table.

Table 8-2615 DDRSS_PHY_812 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CB0h
Figure 8-1302 DDRSS_PHY_812 Register
313029282726252423222120191817161514131211109876543210
PHY_LPBK_RESULT_OBS_3
R-00100000h
LEGEND: R = Read Only; -n = value after reset
Table 8-2616 DDRSS_PHY_812 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_LPBK_RESULT_OBS_3R00100000h

Observation register containing loopback status/results for slice 3.
READ-ONLY

2.5.4.466 DDRSS_PHY_813 Register (Offset = 4CB4h) [reset = X]

DDRSS_PHY_813 is shown in Figure 8-1303 and described in Table 8-2618.

Return to Summary Table.

Table 8-2617 DDRSS_PHY_813 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CB4h
Figure 8-1303 DDRSS_PHY_813 Register
31302928272625242322212019181716
RESERVEDPHY_MASTER_DLY_LOCK_OBS_3
R-XR-0h
1514131211109876543210
PHY_LPBK_ERROR_COUNT_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2618 DDRSS_PHY_813 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDRX
26-16PHY_MASTER_DLY_LOCK_OBS_3R0h

Observation register containing master delay results for slice 3.
READ-ONLY

15-0PHY_LPBK_ERROR_COUNT_OBS_3R0h

Observation register containing total number of loopback error data for slice 3.
READ-ONLY

2.5.4.467 DDRSS_PHY_814 Register (Offset = 4CB8h) [reset = X]

DDRSS_PHY_814 is shown in Figure 8-1304 and described in Table 8-2620.

Return to Summary Table.

Table 8-2619 DDRSS_PHY_814 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CB8h
Figure 8-1304 DDRSS_PHY_814 Register
3130292827262524
PHY_RDDQS_DQ_RISE_ADDER_SLV_DLY_ENC_OBS_3
R-0h
2322212019181716
PHY_MEAS_DLY_STEP_VALUE_3
R-0h
15141312111098
RESERVEDPHY_RDDQS_BASE_SLV_DLY_ENC_OBS_3
R-XR-0h
76543210
RESERVEDPHY_RDDQ_SLV_DLY_ENC_OBS_3
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2620 DDRSS_PHY_814 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_RDDQS_DQ_RISE_ADDER_SLV_DLY_ENC_OBS_3R0h

Observation register containing read DQS DQ rising edge adder slave delay encoded value for slice 3.
READ-ONLY

23-16PHY_MEAS_DLY_STEP_VALUE_3R0h

Observation register containing fraction of the cycle in 1 delay element, numerator with demominator of 512, for slice 3.
READ-ONLY

15RESERVEDRX
14-8PHY_RDDQS_BASE_SLV_DLY_ENC_OBS_3R0h

Observation register containing read DQS base slave delay encoded value for slice 3.
READ-ONLY

7RESERVEDRX
6-0PHY_RDDQ_SLV_DLY_ENC_OBS_3R0h

Observation register containing read DQ slave delay encoded values for slice 3.
READ-ONLY

2.5.4.468 DDRSS_PHY_815 Register (Offset = 4CBCh) [reset = X]

DDRSS_PHY_815 is shown in Figure 8-1305 and described in Table 8-2622.

Return to Summary Table.

Table 8-2621 DDRSS_PHY_815 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CBCh
Figure 8-1305 DDRSS_PHY_815 Register
3130292827262524
RESERVEDPHY_WRDQS_BASE_SLV_DLY_ENC_OBS_3
R-XR-0h
2322212019181716
RESERVEDPHY_RDDQS_GATE_SLV_DLY_ENC_OBS_3
R-XR-0h
15141312111098
PHY_RDDQS_GATE_SLV_DLY_ENC_OBS_3
R-0h
76543210
PHY_RDDQS_DQ_FALL_ADDER_SLV_DLY_ENC_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2622 DDRSS_PHY_815 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDRX
30-24PHY_WRDQS_BASE_SLV_DLY_ENC_OBS_3R0h

Observation register containing write DQS base slave delay encoded value for slice 3.
READ-ONLY

23-19RESERVEDRX
18-8PHY_RDDQS_GATE_SLV_DLY_ENC_OBS_3R0h

Observation register containing read DQS gate slave delay encoded value for slice 3.
READ-ONLY

7-0PHY_RDDQS_DQ_FALL_ADDER_SLV_DLY_ENC_OBS_3R0h

Observation register containing read DQS DQ falling edge adder slave delay encoded value for slice 3.
READ-ONLY

2.5.4.469 DDRSS_PHY_816 Register (Offset = 4CC0h) [reset = X]

DDRSS_PHY_816 is shown in Figure 8-1306 and described in Table 8-2624.

Return to Summary Table.

Table 8-2623 DDRSS_PHY_816 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CC0h
Figure 8-1306 DDRSS_PHY_816 Register
3130292827262524
RESERVED
R-X
2322212019181716
RESERVEDPHY_WR_SHIFT_OBS_3
R-XR-0h
15141312111098
PHY_WR_ADDER_SLV_DLY_ENC_OBS_3
R-0h
76543210
PHY_WRDQ_BASE_SLV_DLY_ENC_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2624 DDRSS_PHY_816 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDRX
18-16PHY_WR_SHIFT_OBS_3R0h

Observation register containing automatic half cycle and cycle shift values for slice 3.
READ-ONLY

15-8PHY_WR_ADDER_SLV_DLY_ENC_OBS_3R0h

Observation register containing write adder slave delay encoded value for slice 3.
READ-ONLY

7-0PHY_WRDQ_BASE_SLV_DLY_ENC_OBS_3R0h

Observation register containing write DQ base slave delay encoded value for slice 3.
READ-ONLY

2.5.4.470 DDRSS_PHY_817 Register (Offset = 4CC4h) [reset = X]

DDRSS_PHY_817 is shown in Figure 8-1307 and described in Table 8-2626.

Return to Summary Table.

Table 8-2625 DDRSS_PHY_817 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CC4h
Figure 8-1307 DDRSS_PHY_817 Register
31302928272625242322212019181716
RESERVEDPHY_WRLVL_HARD1_DELAY_OBS_3
R-XR-0h
1514131211109876543210
RESERVEDPHY_WRLVL_HARD0_DELAY_OBS_3
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2626 DDRSS_PHY_817 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_WRLVL_HARD1_DELAY_OBS_3R0h

Observation register containing write leveling first hard 1 DQS slave delay for slice 3.
READ-ONLY

15-10RESERVEDRX
9-0PHY_WRLVL_HARD0_DELAY_OBS_3R0h

Observation register containing write leveling last hard 0 DQS slave delay for slice 3.
READ-ONLY

2.5.4.471 DDRSS_PHY_818 Register (Offset = 4CC8h) [reset = X]

DDRSS_PHY_818 is shown in Figure 8-1308 and described in Table 8-2628.

Return to Summary Table.

Table 8-2627 DDRSS_PHY_818 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CC8h
Figure 8-1308 DDRSS_PHY_818 Register
31302928272625242322212019181716
RESERVEDPHY_WRLVL_STATUS_OBS_3
R-XR-0h
1514131211109876543210
PHY_WRLVL_STATUS_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2628 DDRSS_PHY_818 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDRX
16-0PHY_WRLVL_STATUS_OBS_3R0h

Observation register containing write leveling status for slice 3.
READ-ONLY

2.5.4.472 DDRSS_PHY_819 Register (Offset = 4CCCh) [reset = X]

DDRSS_PHY_819 is shown in Figure 8-1309 and described in Table 8-2630.

Return to Summary Table.

Table 8-2629 DDRSS_PHY_819 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CCCh
Figure 8-1309 DDRSS_PHY_819 Register
3130292827262524
RESERVEDPHY_GATE_SMPL2_SLV_DLY_ENC_OBS_3
R-XR-0h
2322212019181716
PHY_GATE_SMPL2_SLV_DLY_ENC_OBS_3
R-0h
15141312111098
RESERVEDPHY_GATE_SMPL1_SLV_DLY_ENC_OBS_3
R-XR-0h
76543210
PHY_GATE_SMPL1_SLV_DLY_ENC_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2630 DDRSS_PHY_819 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_GATE_SMPL2_SLV_DLY_ENC_OBS_3R0h

Observation register containing gate sample2 slave delay encoded values for slice 3.
READ-ONLY

15-10RESERVEDRX
9-0PHY_GATE_SMPL1_SLV_DLY_ENC_OBS_3R0h

Observation register containing gate sample1 slave delay encoded values for slice 3.
READ-ONLY

2.5.4.473 DDRSS_PHY_820 Register (Offset = 4CD0h) [reset = X]

DDRSS_PHY_820 is shown in Figure 8-1310 and described in Table 8-2632.

Return to Summary Table.

Table 8-2631 DDRSS_PHY_820 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CD0h
Figure 8-1310 DDRSS_PHY_820 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_HARD0_DELAY_OBS_3
R-XR-0h
1514131211109876543210
PHY_WRLVL_ERROR_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2632 DDRSS_PHY_820 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDRX
29-16PHY_GTLVL_HARD0_DELAY_OBS_3R0h

Observation register containing gate training first hard 0 DQS slave delay for slice 3.
READ-ONLY

15-0PHY_WRLVL_ERROR_OBS_3R0h

Observation register containing write leveling error status for slice 3.
READ-ONLY

2.5.4.474 DDRSS_PHY_821 Register (Offset = 4CD4h) [reset = X]

DDRSS_PHY_821 is shown in Figure 8-1311 and described in Table 8-2634.

Return to Summary Table.

Table 8-2633 DDRSS_PHY_821 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CD4h
Figure 8-1311 DDRSS_PHY_821 Register
31302928272625242322212019181716
RESERVED
R-X
1514131211109876543210
RESERVEDPHY_GTLVL_HARD1_DELAY_OBS_3
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2634 DDRSS_PHY_821 Register Field Descriptions
BitFieldTypeResetDescription
31-14RESERVEDRX
13-0PHY_GTLVL_HARD1_DELAY_OBS_3R0h

Observation register containing gate training last hard 1 DQS slave delay for slice 3.
READ-ONLY

2.5.4.475 DDRSS_PHY_822 Register (Offset = 4CD8h) [reset = X]

DDRSS_PHY_822 is shown in Figure 8-1312 and described in Table 8-2636.

Return to Summary Table.

Table 8-2635 DDRSS_PHY_822 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CD8h
Figure 8-1312 DDRSS_PHY_822 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_STATUS_OBS_3
R-XR-0h
1514131211109876543210
PHY_GTLVL_STATUS_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2636 DDRSS_PHY_822 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDRX
17-0PHY_GTLVL_STATUS_OBS_3R0h

Observation register containing gate training status for slice 3.
READ-ONLY

2.5.4.476 DDRSS_PHY_823 Register (Offset = 4CDCh) [reset = X]

DDRSS_PHY_823 is shown in Figure 8-1313 and described in Table 8-2638.

Return to Summary Table.

Table 8-2637 DDRSS_PHY_823 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CDCh
Figure 8-1313 DDRSS_PHY_823 Register
3130292827262524
RESERVEDPHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_3
R-XR-0h
2322212019181716
PHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_3
R-0h
15141312111098
RESERVEDPHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_3
R-XR-0h
76543210
PHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2638 DDRSS_PHY_823 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDRX
25-16PHY_RDLVL_RDDQS_DQ_TE_DLY_OBS_3R0h

Observation register containing read leveling data window trailing edge slave delay setting for slice 3.
READ-ONLY

15-10RESERVEDRX
9-0PHY_RDLVL_RDDQS_DQ_LE_DLY_OBS_3R0h

Observation register containing read leveling data window leading edge slave delay setting for slice 3.
READ-ONLY

2.5.4.477 DDRSS_PHY_824 Register (Offset = 4CE0h) [reset = X]

DDRSS_PHY_824 is shown in Figure 8-1314 and described in Table 8-2640.

Return to Summary Table.

Table 8-2639 DDRSS_PHY_824 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CE0h
Figure 8-1314 DDRSS_PHY_824 Register
3130292827262524
RESERVED
R-X
2322212019181716
RESERVED
R-X
15141312111098
RESERVED
R-X
76543210
RESERVEDPHY_RDLVL_RDDQS_DQ_NUM_WINDOWS_OBS_3
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2640 DDRSS_PHY_824 Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDRX
1-0PHY_RDLVL_RDDQS_DQ_NUM_WINDOWS_OBS_3R0h

Observation register containing read leveling number of windows found for slice 3.
READ-ONLY

2.5.4.478 DDRSS_PHY_825 Register (Offset = 4CE4h) [reset = 0h]

DDRSS_PHY_825 is shown in Figure 8-1315 and described in Table 8-2642.

Return to Summary Table.

Table 8-2641 DDRSS_PHY_825 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CE4h
Figure 8-1315 DDRSS_PHY_825 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_STATUS_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2642 DDRSS_PHY_825 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_STATUS_OBS_3R0h

Observation register containing read leveling status for slice 3.
READ-ONLY

2.5.4.479 DDRSS_PHY_826 Register (Offset = 4CE8h) [reset = 0h]

DDRSS_PHY_826 is shown in Figure 8-1316 and described in Table 8-2644.

Return to Summary Table.

Table 8-2643 DDRSS_PHY_826 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CE8h
Figure 8-1316 DDRSS_PHY_826 Register
313029282726252423222120191817161514131211109876543210
PHY_RDLVL_PERIODIC_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2644 DDRSS_PHY_826 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_RDLVL_PERIODIC_OBS_3R0h

Observation register containing periodic read leveling status for slice 3.
READ-ONLY

2.5.4.480 DDRSS_PHY_827 Register (Offset = 4CECh) [reset = X]

DDRSS_PHY_827 is shown in Figure 8-1317 and described in Table 8-2646.

Return to Summary Table.

Table 8-2645 DDRSS_PHY_827 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CECh
Figure 8-1317 DDRSS_PHY_827 Register
31302928272625242322212019181716
RESERVEDPHY_WDQLVL_DQDM_TE_DLY_OBS_3
R-XR-7FFh
1514131211109876543210
RESERVEDPHY_WDQLVL_DQDM_LE_DLY_OBS_3
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2646 DDRSS_PHY_827 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDRX
26-16PHY_WDQLVL_DQDM_TE_DLY_OBS_3R7FFh

Observation register containing write data leveling data window trailing edge slave delay setting for slice 3.
READ-ONLY

15-11RESERVEDRX
10-0PHY_WDQLVL_DQDM_LE_DLY_OBS_3R0h

Observation register containing write data leveling data window leading edge slave delay setting for slice 3.
READ-ONLY

2.5.4.481 DDRSS_PHY_828 Register (Offset = 4CF0h) [reset = 0h]

DDRSS_PHY_828 is shown in Figure 8-1318 and described in Table 8-2648.

Return to Summary Table.

Table 8-2647 DDRSS_PHY_828 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CF0h
Figure 8-1318 DDRSS_PHY_828 Register
313029282726252423222120191817161514131211109876543210
PHY_WDQLVL_STATUS_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2648 DDRSS_PHY_828 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_WDQLVL_STATUS_OBS_3R0h

Observation register containing write data leveling status for slice 3.
READ-ONLY

2.5.4.482 DDRSS_PHY_829 Register (Offset = 4CF4h) [reset = 0h]

DDRSS_PHY_829 is shown in Figure 8-1319 and described in Table 8-2650.

Return to Summary Table.

Table 8-2649 DDRSS_PHY_829 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CF4h
Figure 8-1319 DDRSS_PHY_829 Register
313029282726252423222120191817161514131211109876543210
PHY_WDQLVL_PERIODIC_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2650 DDRSS_PHY_829 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_WDQLVL_PERIODIC_OBS_3R0h

Observation register containing periodic write data leveling status for slice 3.
READ-ONLY

2.5.4.483 DDRSS_PHY_830 Register (Offset = 4CF8h) [reset = X]

DDRSS_PHY_830 is shown in Figure 8-1320 and described in Table 8-2652.

Return to Summary Table.

Table 8-2651 DDRSS_PHY_830 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CF8h
Figure 8-1320 DDRSS_PHY_830 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_DDL_MODE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2652 DDRSS_PHY_830 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-0PHY_DDL_MODE_3R/W0h

DDL mode for slice 3.

2.5.4.484 DDRSS_PHY_831 Register (Offset = 4CFCh) [reset = X]

DDRSS_PHY_831 is shown in Figure 8-1321 and described in Table 8-2654.

Return to Summary Table.

Table 8-2653 DDRSS_PHY_831 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4CFCh
Figure 8-1321 DDRSS_PHY_831 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_DDL_MASK_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2654 DDRSS_PHY_831 Register Field Descriptions
BitFieldTypeResetDescription
31-6RESERVEDR/WX
5-0PHY_DDL_MASK_3R/W0h

DDL mask for slice 3.

2.5.4.485 DDRSS_PHY_832 Register (Offset = 4D00h) [reset = 0h]

DDRSS_PHY_832 is shown in Figure 8-1322 and described in Table 8-2656.

Return to Summary Table.

Table 8-2655 DDRSS_PHY_832 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D00h
Figure 8-1322 DDRSS_PHY_832 Register
313029282726252423222120191817161514131211109876543210
PHY_DDL_TEST_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2656 DDRSS_PHY_832 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DDL_TEST_OBS_3R0h

DDL test observation for slice 3.
READ-ONLY

2.5.4.486 DDRSS_PHY_833 Register (Offset = 4D04h) [reset = 0h]

DDRSS_PHY_833 is shown in Figure 8-1323 and described in Table 8-2658.

Return to Summary Table.

Table 8-2657 DDRSS_PHY_833 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D04h
Figure 8-1323 DDRSS_PHY_833 Register
313029282726252423222120191817161514131211109876543210
PHY_DDL_TEST_MSTR_DLY_OBS_3
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2658 DDRSS_PHY_833 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DDL_TEST_MSTR_DLY_OBS_3R0h

DDL test observation delays for slice 3 master DDL.
READ-ONLY

2.5.4.487 DDRSS_PHY_834 Register (Offset = 4D08h) [reset = X]

DDRSS_PHY_834 is shown in Figure 8-1324 and described in Table 8-2660.

Return to Summary Table.

Table 8-2659 DDRSS_PHY_834 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D08h
Figure 8-1324 DDRSS_PHY_834 Register
3130292827262524
RESERVEDPHY_RX_CAL_OVERRIDE_3
R/W-XR/W-0h
2322212019181716
RESERVEDSC_PHY_RX_CAL_START_3
R/W-XW-0h
15141312111098
RESERVEDPHY_LP4_WDQS_OE_EXTEND_3
R/W-XR/W-0h
76543210
PHY_DDL_TRACK_UPD_THRESHOLD_3
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2660 DDRSS_PHY_834 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RX_CAL_OVERRIDE_3R/W0h

Manual setting of RX Calibration enable for slice 3.

23-17RESERVEDR/WX
16SC_PHY_RX_CAL_START_3W0h

Manual RX Calibration start for slice 3.
WRITE-ONLY

15-9RESERVEDR/WX
8PHY_LP4_WDQS_OE_EXTEND_3R/W0h

LPDDR4 write preamble extension enable for slice 3.

7-0PHY_DDL_TRACK_UPD_THRESHOLD_3R/W0h

Specify threshold value for PHY init update tracking for slice 3.

2.5.4.488 DDRSS_PHY_835 Register (Offset = 4D0Ch) [reset = X]

DDRSS_PHY_835 is shown in Figure 8-1325 and described in Table 8-2662.

Return to Summary Table.

Table 8-2661 DDRSS_PHY_835 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D0Ch
Figure 8-1325 DDRSS_PHY_835 Register
3130292827262524
RESERVEDPHY_RX_CAL_DQ0_3
R/W-XR/W-0h
2322212019181716
PHY_RX_CAL_DQ0_3
R/W-0h
15141312111098
RESERVEDPHY_SLICE_RXCAL_SHUTOFF_FDBK_OE_3
R/W-XR/W-0h
76543210
PHY_RX_CAL_SAMPLE_WAIT_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2662 DDRSS_PHY_835 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ0_3R/W0h

RX Calibration codes for DQ0 for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8PHY_SLICE_RXCAL_SHUTOFF_FDBK_OE_3R/W0h

Data slice power reduction disable for slice 3.

7-0PHY_RX_CAL_SAMPLE_WAIT_3R/W0h

RX Calibration state machine wait count for slice 3.

2.5.4.489 DDRSS_PHY_836 Register (Offset = 4D10h) [reset = X]

DDRSS_PHY_836 is shown in Figure 8-1326 and described in Table 8-2664.

Return to Summary Table.

Table 8-2663 DDRSS_PHY_836 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D10h
Figure 8-1326 DDRSS_PHY_836 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ2_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ1_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2664 DDRSS_PHY_836 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ2_3R/W0h

RX Calibration codes for DQ2 for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ1_3R/W0h

RX Calibration codes for DQ1 for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.490 DDRSS_PHY_837 Register (Offset = 4D14h) [reset = X]

DDRSS_PHY_837 is shown in Figure 8-1327 and described in Table 8-2666.

Return to Summary Table.

Table 8-2665 DDRSS_PHY_837 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D14h
Figure 8-1327 DDRSS_PHY_837 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ4_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ3_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2666 DDRSS_PHY_837 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ4_3R/W0h

RX Calibration codes for DQ4 for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ3_3R/W0h

RX Calibration codes for DQ3 for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.491 DDRSS_PHY_838 Register (Offset = 4D18h) [reset = X]

DDRSS_PHY_838 is shown in Figure 8-1328 and described in Table 8-2668.

Return to Summary Table.

Table 8-2667 DDRSS_PHY_838 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D18h
Figure 8-1328 DDRSS_PHY_838 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_DQ6_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ5_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2668 DDRSS_PHY_838 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_DQ6_3R/W0h

RX Calibration codes for DQ6 for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ5_3R/W0h

RX Calibration codes for DQ5 for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.492 DDRSS_PHY_839 Register (Offset = 4D1Ch) [reset = X]

DDRSS_PHY_839 is shown in Figure 8-1329 and described in Table 8-2670.

Return to Summary Table.

Table 8-2669 DDRSS_PHY_839 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D1Ch
Figure 8-1329 DDRSS_PHY_839 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_RX_CAL_DQ7_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2670 DDRSS_PHY_839 Register Field Descriptions
BitFieldTypeResetDescription
31-9RESERVEDR/WX
8-0PHY_RX_CAL_DQ7_3R/W0h

RX Calibration codes for DQ7 for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.493 DDRSS_PHY_840 Register (Offset = 4D20h) [reset = X]

DDRSS_PHY_840 is shown in Figure 8-1330 and described in Table 8-2672.

Return to Summary Table.

Table 8-2671 DDRSS_PHY_840 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D20h
Figure 8-1330 DDRSS_PHY_840 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_RX_CAL_DM_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2672 DDRSS_PHY_840 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_RX_CAL_DM_3R/W0h

RX Calibration codes for DM for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.494 DDRSS_PHY_841 Register (Offset = 4D24h) [reset = X]

DDRSS_PHY_841 is shown in Figure 8-1331 and described in Table 8-2674.

Return to Summary Table.

Table 8-2673 DDRSS_PHY_841 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D24h
Figure 8-1331 DDRSS_PHY_841 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_FDBK_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_DQS_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2674 DDRSS_PHY_841 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_RX_CAL_FDBK_3R/W0h

RX Calibration codes for FDBK for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

15-9RESERVEDR/WX
8-0PHY_RX_CAL_DQS_3R/W0h

RX Calibration codes for DQS for slice 3.
Bits (
5:0) contain rx_cal_code_down.
Bits (
11:6) contain rx_cal_code_up.
Bits (
17:12) contain rx_cal_code2_down.
Bits (
23:18) contain rx_cal_code2_up.

2.5.4.495 DDRSS_PHY_842 Register (Offset = 4D28h) [reset = X]

DDRSS_PHY_842 is shown in Figure 8-1332 and described in Table 8-2676.

Return to Summary Table.

Table 8-2675 DDRSS_PHY_842 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D28h
Figure 8-1332 DDRSS_PHY_842 Register
31302928272625242322212019181716
RESERVEDPHY_RX_CAL_LOCK_OBS_3
R-XR-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_OBS_3
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2676 DDRSS_PHY_842 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDRX
24-16PHY_RX_CAL_LOCK_OBS_3R0h

RX Calibration lock results for slice 3.
Bit (
3:0) is the state machine rx_cal_sm.
Bit (4) is the rx_cal_done signal.
READ-ONLY

15-11RESERVEDRX
10-0PHY_RX_CAL_OBS_3R0h

RX Calibration results for slice 3.
Bits (
7:0) contain calibration results from DQ
0-7.
Bit (8) contains calibration result from DM.
Bit (9) contains calibration result from DQS.
Bit (10) contains calibration result from FDBK.
READ-ONLY

2.5.4.496 DDRSS_PHY_843 Register (Offset = 4D2Ch) [reset = X]

DDRSS_PHY_843 is shown in Figure 8-1333 and described in Table 8-2678.

Return to Summary Table.

Table 8-2677 DDRSS_PHY_843 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D2Ch
Figure 8-1333 DDRSS_PHY_843 Register
3130292827262524
RESERVEDPHY_RX_CAL_COMP_VAL_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RX_CAL_DIFF_ADJUST_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RX_CAL_SE_ADJUST_3
R/W-XR/W-0h
76543210
RESERVEDPHY_RX_CAL_DISABLE_3
R/W-XR/W-1h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2678 DDRSS_PHY_843 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_RX_CAL_COMP_VAL_3R/W0h

Expected C value from RX pad for slice 3.

23RESERVEDR/WX
22-16PHY_RX_CAL_DIFF_ADJUST_3R/W0h

Fine adjustment for Single-Ended RX pad of RX CAL V2 for slice 3.

15RESERVEDR/WX
14-8PHY_RX_CAL_SE_ADJUST_3R/W0h

Fine adjustment for Single-Ended RX pad of RX CAL V2 for slice 3.

7-1RESERVEDR/WX
0PHY_RX_CAL_DISABLE_3R/W1h

RX CAL disable signal for slice 3, set 1 to bypass the rx calibration

2.5.4.497 DDRSS_PHY_844 Register (Offset = 4D30h) [reset = X]

DDRSS_PHY_844 is shown in Figure 8-1334 and described in Table 8-2680.

Return to Summary Table.

Table 8-2679 DDRSS_PHY_844 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D30h
Figure 8-1334 DDRSS_PHY_844 Register
31302928272625242322212019181716
RESERVEDPHY_PAD_RX_BIAS_EN_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RX_CAL_INDEX_MASK_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2680 DDRSS_PHY_844 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_PAD_RX_BIAS_EN_3R/W0h

Controls RX_BIAS_EN pin for each pad for slice 3.

15-12RESERVEDR/WX
11-0PHY_RX_CAL_INDEX_MASK_3R/W0h

RX offset calibration mask of all RX pad for slice 3.

2.5.4.498 DDRSS_PHY_845 Register (Offset = 4D34h) [reset = X]

DDRSS_PHY_845 is shown in Figure 8-1335 and described in Table 8-2682.

Return to Summary Table.

Table 8-2681 DDRSS_PHY_845 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D34h
Figure 8-1335 DDRSS_PHY_845 Register
3130292827262524
RESERVEDPHY_DATA_DC_WEIGHT_3
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_CAL_TIMEOUT_3
R/W-0h
15141312111098
PHY_DATA_DC_CAL_SAMPLE_WAIT_3
R/W-0h
76543210
RESERVEDPHY_STATIC_TOG_DISABLE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2682 DDRSS_PHY_845 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_DATA_DC_WEIGHT_3R/W0h

Determines weight of average calculating for slice 3.

23-16PHY_DATA_DC_CAL_TIMEOUT_3R/W0h

Determines timeout number of iteration for slice 3.

15-8PHY_DATA_DC_CAL_SAMPLE_WAIT_3R/W0h

Determines number of cycles to wait for each sample for slice 3.

7-5RESERVEDR/WX
4-0PHY_STATIC_TOG_DISABLE_3R/W0h

Control to disable toggle during static activity for slice 3.
bit
0: Write path delay line disable
bit
1: Read path delay line disable
bit
2: Read data path disable
bit
3: clk_phy disable
bit
4: master delay line disable.

2.5.4.499 DDRSS_PHY_846 Register (Offset = 4D38h) [reset = X]

DDRSS_PHY_846 is shown in Figure 8-1336 and described in Table 8-2684.

Return to Summary Table.

Table 8-2683 DDRSS_PHY_846 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D38h
Figure 8-1336 DDRSS_PHY_846 Register
3130292827262524
RESERVEDPHY_DATA_DC_ADJUST_DIRECT_3
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_ADJUST_THRSHLD_3
R/W-0h
15141312111098
PHY_DATA_DC_ADJUST_SAMPLE_CNT_3
R/W-0h
76543210
RESERVEDPHY_DATA_DC_ADJUST_START_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2684 DDRSS_PHY_846 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_DATA_DC_ADJUST_DIRECT_3R/W0h

Adjust direction for slice 3.

23-16PHY_DATA_DC_ADJUST_THRSHLD_3R/W0h

Duty cycle adjust threshold around the mid-point for slice 3.

15-8PHY_DATA_DC_ADJUST_SAMPLE_CNT_3R/W0h

Duty cycle adjust sample count for slice 3.

7-6RESERVEDR/WX
5-0PHY_DATA_DC_ADJUST_START_3R/W0h

Duty cycle adjust starting value for slice 3.

2.5.4.500 DDRSS_PHY_847 Register (Offset = 4D3Ch) [reset = X]

DDRSS_PHY_847 is shown in Figure 8-1337 and described in Table 8-2686.

Return to Summary Table.

Table 8-2685 DDRSS_PHY_847 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D3Ch
Figure 8-1337 DDRSS_PHY_847 Register
3130292827262524
RESERVEDPHY_FDBK_PWR_CTRL_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_DATA_DC_SW_RANK_3
R/W-XR/W-1h
15141312111098
RESERVEDPHY_DATA_DC_CAL_START_3
R/W-XR/W-0h
76543210
RESERVEDPHY_DATA_DC_CAL_POLARITY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2686 DDRSS_PHY_847 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_FDBK_PWR_CTRL_3R/W0h

Shutoff gate feedback IO to reduce power for slice 3.

23-18RESERVEDR/WX
17-16PHY_DATA_DC_SW_RANK_3R/W1h

Rank selection for software based duty cycle correction for slice 3.

15-9RESERVEDR/WX
8PHY_DATA_DC_CAL_START_3R/W0h

Manual trigger for DCC for slice 3.

7-1RESERVEDR/WX
0PHY_DATA_DC_CAL_POLARITY_3R/W0h

Calibration polarity for slice 3.

2.5.4.501 DDRSS_PHY_848 Register (Offset = 4D40h) [reset = X]

DDRSS_PHY_848 is shown in Figure 8-1338 and described in Table 8-2688.

Return to Summary Table.

Table 8-2687 DDRSS_PHY_848 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D40h
Figure 8-1338 DDRSS_PHY_848 Register
3130292827262524
RESERVEDPHY_SLICE_PWR_RDC_DISABLE_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_DCC_RXCAL_CTRL_GATE_DISABLE_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDPATH_GATE_DISABLE_3
R/W-XR/W-0h
76543210
RESERVEDPHY_SLV_DLY_CTRL_GATE_DISABLE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2688 DDRSS_PHY_848 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_SLICE_PWR_RDC_DISABLE_3R/W0h

Data slice power reduction disable for slice 3.

23-17RESERVEDR/WX
16PHY_DCC_RXCAL_CTRL_GATE_DISABLE_3R/W0h

Data slice DCC and RX_CAL block power reduction disable for slice 3.

15-9RESERVEDR/WX
8PHY_RDPATH_GATE_DISABLE_3R/W0h

Data slice read path power reduction disable for slice 3.

7-1RESERVEDR/WX
0PHY_SLV_DLY_CTRL_GATE_DISABLE_3R/W0h

Data slice slv_dly_control block power reduction disable for slice 3.

2.5.4.502 DDRSS_PHY_849 Register (Offset = 4D44h) [reset = X]

DDRSS_PHY_849 is shown in Figure 8-1339 and described in Table 8-2690.

Return to Summary Table.

Table 8-2689 DDRSS_PHY_849 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D44h
Figure 8-1339 DDRSS_PHY_849 Register
31302928272625242322212019181716
RESERVEDPHY_DS_FSM_ERROR_INFO_3
R/W-XR-0h
1514131211109876543210
RESERVEDPHY_PARITY_ERROR_REGIF_3
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-2690 DDRSS_PHY_849 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16PHY_DS_FSM_ERROR_INFO_3R0h

Data slice level FSM Error Info for slice 3.
READ-ONLY

15-11RESERVEDR/WX
10-0PHY_PARITY_ERROR_REGIF_3R/W0h

Inject parity error to register interface signals for slice 3.

2.5.4.503 DDRSS_PHY_850 Register (Offset = 4D48h) [reset = X]

DDRSS_PHY_850 is shown in Figure 8-1340 and described in Table 8-2692.

Return to Summary Table.

Table 8-2691 DDRSS_PHY_850 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D48h
Figure 8-1340 DDRSS_PHY_850 Register
3130292827262524
RESERVEDSC_PHY_DS_FSM_ERROR_INFO_WOCLR_3
R/W-XW-0h
2322212019181716
SC_PHY_DS_FSM_ERROR_INFO_WOCLR_3
W-0h
15141312111098
RESERVEDPHY_DS_FSM_ERROR_INFO_MASK_3
R/W-XR/W-0h
76543210
PHY_DS_FSM_ERROR_INFO_MASK_3
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2692 DDRSS_PHY_850 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16SC_PHY_DS_FSM_ERROR_INFO_WOCLR_3W0h

Data slice level FSM Error Info for slice 3.
WRITE-ONLY

15-14RESERVEDR/WX
13-0PHY_DS_FSM_ERROR_INFO_MASK_3R/W0h

Data slice level FSM Error Info Mask for slice 3.

2.5.4.504 DDRSS_PHY_851 Register (Offset = 4D4Ch) [reset = X]

DDRSS_PHY_851 is shown in Figure 8-1341 and described in Table 8-2694.

Return to Summary Table.

Table 8-2693 DDRSS_PHY_851 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D4Ch
Figure 8-1341 DDRSS_PHY_851 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDSC_PHY_DS_TRAIN_CALIB_ERROR_INFO_WOCLR_3
R/W-XW-0h
15141312111098
RESERVEDPHY_DS_TRAIN_CALIB_ERROR_INFO_MASK_3
R/W-XR/W-0h
76543210
RESERVEDPHY_DS_TRAIN_CALIB_ERROR_INFO_3
R/W-XR-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2694 DDRSS_PHY_851 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16SC_PHY_DS_TRAIN_CALIB_ERROR_INFO_WOCLR_3W0h

Data slice level training/calibration Error Info for slice 3.
WRITE-ONLY

15-13RESERVEDR/WX
12-8PHY_DS_TRAIN_CALIB_ERROR_INFO_MASK_3R/W0h

Data slice level training/calibration Error Info Mask for slice 3.

7-5RESERVEDR/WX
4-0PHY_DS_TRAIN_CALIB_ERROR_INFO_3R0h

Data slice level training/calibration Error Info for slice 3.
READ-ONLY

2.5.4.505 DDRSS_PHY_852 Register (Offset = 4D50h) [reset = X]

DDRSS_PHY_852 is shown in Figure 8-1342 and described in Table 8-2696.

Return to Summary Table.

Table 8-2695 DDRSS_PHY_852 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D50h
Figure 8-1342 DDRSS_PHY_852 Register
3130292827262524
RESERVEDPHY_DQS_TSEL_ENABLE_3
R/W-XR/W-0h
2322212019181716
PHY_DQ_TSEL_SELECT_3
R/W-0h
15141312111098
PHY_DQ_TSEL_SELECT_3
R/W-0h
76543210
RESERVEDPHY_DQ_TSEL_ENABLE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2696 DDRSS_PHY_852 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_DQS_TSEL_ENABLE_3R/W0h

Operation type tsel enables for DQS signals for slice 3.
Bit (0) enables tsel_en during read cycles.
Bit (1) enables tsel_en during write cycles.
Bit (2) enables tsel_en during idle cycles.
Set each bit to 1 to enable.

23-8PHY_DQ_TSEL_SELECT_3R/W0h

Operation type tsel select values for DQ/DM signals for slice 3.

7-3RESERVEDR/WX
2-0PHY_DQ_TSEL_ENABLE_3R/W0h

Operation type tsel enables for DQ/DM signals for slice 3.
Bit (0) enables tsel_en during read cycles.
Bit (1) enables tsel_en during write cycles.
Bit (2) enables tsel_en during idle cycles.
Set each bit to 1 to enable.

2.5.4.506 DDRSS_PHY_853 Register (Offset = 4D54h) [reset = X]

DDRSS_PHY_853 is shown in Figure 8-1343 and described in Table 8-2698.

Return to Summary Table.

Table 8-2697 DDRSS_PHY_853 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D54h
Figure 8-1343 DDRSS_PHY_853 Register
3130292827262524
RESERVEDPHY_VREF_INITIAL_START_POINT_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_TWO_CYC_PREAMBLE_3
R/W-XR/W-0h
15141312111098
PHY_DQS_TSEL_SELECT_3
R/W-0h
76543210
PHY_DQS_TSEL_SELECT_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2698 DDRSS_PHY_853 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-24PHY_VREF_INITIAL_START_POINT_3R/W0h

Data slice initial VREF training start value for slice 3.

23-18RESERVEDR/WX
17-16PHY_TWO_CYC_PREAMBLE_3R/W0h

2 cycle preamble support for slice 3.
Bit (0) controls the 2 cycle read preamble.
Bit (1) controls the 2 cycle write preamble.
Set each bit to 1 to enable.

15-0PHY_DQS_TSEL_SELECT_3R/W0h

Operation type tsel select values for DQS signals for slice 3.

2.5.4.507 DDRSS_PHY_854 Register (Offset = 4D58h) [reset = X]

DDRSS_PHY_854 is shown in Figure 8-1344 and described in Table 8-2700.

Return to Summary Table.

Table 8-2699 DDRSS_PHY_854 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D58h
Figure 8-1344 DDRSS_PHY_854 Register
3130292827262524
PHY_NTP_WDQ_STEP_SIZE_3
R/W-0h
2322212019181716
RESERVEDPHY_NTP_TRAIN_EN_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_VREF_TRAINING_CTRL_3
R/W-XR/W-0h
76543210
RESERVEDPHY_VREF_INITIAL_STOP_POINT_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2700 DDRSS_PHY_854 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_NTP_WDQ_STEP_SIZE_3R/W0h

Step size of WR DQ slave delay during No-Topology training for slice 3.

23-17RESERVEDR/WX
16PHY_NTP_TRAIN_EN_3R/W0h

Enable for No-Topology training for slice 3.

15-10RESERVEDR/WX
9-8PHY_VREF_TRAINING_CTRL_3R/W0h

Data slice vref training enable control for slice 3.

7RESERVEDR/WX
6-0PHY_VREF_INITIAL_STOP_POINT_3R/W0h

Data slice initial VREF training stop value for slice 3.

2.5.4.508 DDRSS_PHY_855 Register (Offset = 4D5Ch) [reset = X]

DDRSS_PHY_855 is shown in Figure 8-1345 and described in Table 8-2702.

Return to Summary Table.

Table 8-2701 DDRSS_PHY_855 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D5Ch
Figure 8-1345 DDRSS_PHY_855 Register
31302928272625242322212019181716
RESERVEDPHY_NTP_WDQ_STOP_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_NTP_WDQ_START_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2702 DDRSS_PHY_855 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_NTP_WDQ_STOP_3R/W0h

End of WR DQ slave delay in No-Topology training for slice 3.

15-11RESERVEDR/WX
10-0PHY_NTP_WDQ_START_3R/W0h

Starting WR DQ slave delay in No-Topology training for slice 3.

2.5.4.509 DDRSS_PHY_856 Register (Offset = 4D60h) [reset = X]

DDRSS_PHY_856 is shown in Figure 8-1346 and described in Table 8-2704.

Return to Summary Table.

Table 8-2703 DDRSS_PHY_856 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D60h
Figure 8-1346 DDRSS_PHY_856 Register
3130292827262524
RESERVEDPHY_SW_WDQLVL_DVW_MIN_EN_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_WDQLVL_DVW_MIN_3
R/W-XR/W-0h
15141312111098
PHY_WDQLVL_DVW_MIN_3
R/W-0h
76543210
PHY_NTP_WDQ_BIT_EN_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2704 DDRSS_PHY_856 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_SW_WDQLVL_DVW_MIN_EN_3R/W0h

SW override to enable use of PHY_WDQLVL_DVW_MIN for slice 3.

23-18RESERVEDR/WX
17-8PHY_WDQLVL_DVW_MIN_3R/W0h

Minimum data valid window across DQs and ranks for slice 3.

7-0PHY_NTP_WDQ_BIT_EN_3R/W0h

Enable Bit for WR DQ during No-Topology training for slice 3.

2.5.4.510 DDRSS_PHY_857 Register (Offset = 4D64h) [reset = X]

DDRSS_PHY_857 is shown in Figure 8-1347 and described in Table 8-2706.

Return to Summary Table.

Table 8-2705 DDRSS_PHY_857 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D64h
Figure 8-1347 DDRSS_PHY_857 Register
3130292827262524
RESERVEDPHY_PAD_RX_DCD_0_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_TX_DCD_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_FAST_LVL_EN_3
R/W-XR/W-0h
76543210
RESERVEDPHY_WDQLVL_PER_START_OFFSET_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2706 DDRSS_PHY_857 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_RX_DCD_0_3R/W0h

Controls RX_DCD pin for each pad for slice 3.

23-21RESERVEDR/WX
20-16PHY_PAD_TX_DCD_3R/W0h

Controls TX_DCD pin for each pad for slice 3.

15-12RESERVEDR/WX
11-8PHY_FAST_LVL_EN_3R/W0h

Enable for fast multi-pattern window search for slice 3.

7-6RESERVEDR/WX
5-0PHY_WDQLVL_PER_START_OFFSET_3R/W0h

Peridic training start point offset for slice 3.

2.5.4.511 DDRSS_PHY_858 Register (Offset = 4D68h) [reset = X]

DDRSS_PHY_858 is shown in Figure 8-1348 and described in Table 8-2708.

Return to Summary Table.

Table 8-2707 DDRSS_PHY_858 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D68h
Figure 8-1348 DDRSS_PHY_858 Register
3130292827262524
RESERVEDPHY_PAD_RX_DCD_4_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_RX_DCD_3_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_RX_DCD_2_3
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_RX_DCD_1_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2708 DDRSS_PHY_858 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_RX_DCD_4_3R/W0h

Controls RX_DCD pin for each pad for slice 3.

23-21RESERVEDR/WX
20-16PHY_PAD_RX_DCD_3_3R/W0h

Controls RX_DCD pin for each pad for slice 3.

15-13RESERVEDR/WX
12-8PHY_PAD_RX_DCD_2_3R/W0h

Controls RX_DCD pin for each pad for slice 3.

7-5RESERVEDR/WX
4-0PHY_PAD_RX_DCD_1_3R/W0h

Controls RX_DCD pin for each pad for slice 3.

2.5.4.512 DDRSS_PHY_859 Register (Offset = 4D6Ch) [reset = X]

DDRSS_PHY_859 is shown in Figure 8-1349 and described in Table 8-2710.

Return to Summary Table.

Table 8-2709 DDRSS_PHY_859 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D6Ch
Figure 8-1349 DDRSS_PHY_859 Register
3130292827262524
RESERVEDPHY_PAD_DM_RX_DCD_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PAD_RX_DCD_7_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_RX_DCD_6_3
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_RX_DCD_5_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2710 DDRSS_PHY_859 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PAD_DM_RX_DCD_3R/W0h

Controls RX_DCD pin for dm pad for slice 3.

23-21RESERVEDR/WX
20-16PHY_PAD_RX_DCD_7_3R/W0h

Controls RX_DCD pin for each pad for slice 3.

15-13RESERVEDR/WX
12-8PHY_PAD_RX_DCD_6_3R/W0h

Controls RX_DCD pin for each pad for slice 3.

7-5RESERVEDR/WX
4-0PHY_PAD_RX_DCD_5_3R/W0h

Controls RX_DCD pin for each pad for slice 3.

2.5.4.513 DDRSS_PHY_860 Register (Offset = 4D70h) [reset = X]

DDRSS_PHY_860 is shown in Figure 8-1350 and described in Table 8-2712.

Return to Summary Table.

Table 8-2711 DDRSS_PHY_860 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D70h
Figure 8-1350 DDRSS_PHY_860 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_PAD_DSLICE_IO_CFG_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_FDBK_RX_DCD_3
R/W-XR/W-0h
76543210
RESERVEDPHY_PAD_DQS_RX_DCD_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2712 DDRSS_PHY_860 Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR/WX
21-16PHY_PAD_DSLICE_IO_CFG_3R/W0h

Controls PCLK/PARK pin for pad for slice 3.

15-13RESERVEDR/WX
12-8PHY_PAD_FDBK_RX_DCD_3R/W0h

Controls RX_DCD pin for fdbk pad for slice 3.

7-5RESERVEDR/WX
4-0PHY_PAD_DQS_RX_DCD_3R/W0h

Controls RX_DCD pin for dqs pad for slice 3.

2.5.4.514 DDRSS_PHY_861 Register (Offset = 4D74h) [reset = X]

DDRSS_PHY_861 is shown in Figure 8-1351 and described in Table 8-2714.

Return to Summary Table.

Table 8-2713 DDRSS_PHY_861 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D74h
Figure 8-1351 DDRSS_PHY_861 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ1_SLAVE_DELAY_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ0_SLAVE_DELAY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2714 DDRSS_PHY_861 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ1_SLAVE_DELAY_3R/W0h

Read DQ1 slave delay setting for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQ0_SLAVE_DELAY_3R/W0h

Read DQ0 slave delay setting for slice 3.

2.5.4.515 DDRSS_PHY_862 Register (Offset = 4D78h) [reset = X]

DDRSS_PHY_862 is shown in Figure 8-1352 and described in Table 8-2716.

Return to Summary Table.

Table 8-2715 DDRSS_PHY_862 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D78h
Figure 8-1352 DDRSS_PHY_862 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ3_SLAVE_DELAY_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ2_SLAVE_DELAY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2716 DDRSS_PHY_862 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ3_SLAVE_DELAY_3R/W0h

Read DQ3 slave delay setting for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQ2_SLAVE_DELAY_3R/W0h

Read DQ2 slave delay setting for slice 3.

2.5.4.516 DDRSS_PHY_863 Register (Offset = 4D7Ch) [reset = X]

DDRSS_PHY_863 is shown in Figure 8-1353 and described in Table 8-2718.

Return to Summary Table.

Table 8-2717 DDRSS_PHY_863 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D7Ch
Figure 8-1353 DDRSS_PHY_863 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ5_SLAVE_DELAY_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ4_SLAVE_DELAY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2718 DDRSS_PHY_863 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ5_SLAVE_DELAY_3R/W0h

Read DQ5 slave delay setting for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQ4_SLAVE_DELAY_3R/W0h

Read DQ4 slave delay setting for slice 3.

2.5.4.517 DDRSS_PHY_864 Register (Offset = 4D80h) [reset = X]

DDRSS_PHY_864 is shown in Figure 8-1354 and described in Table 8-2720.

Return to Summary Table.

Table 8-2719 DDRSS_PHY_864 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D80h
Figure 8-1354 DDRSS_PHY_864 Register
31302928272625242322212019181716
RESERVEDPHY_RDDQ7_SLAVE_DELAY_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_RDDQ6_SLAVE_DELAY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2720 DDRSS_PHY_864 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQ7_SLAVE_DELAY_3R/W0h

Read DQ7 slave delay setting for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQ6_SLAVE_DELAY_3R/W0h

Read DQ6 slave delay setting for slice 3.

2.5.4.518 DDRSS_PHY_865 Register (Offset = 4D84h) [reset = X]

DDRSS_PHY_865 is shown in Figure 8-1355 and described in Table 8-2722.

Return to Summary Table.

Table 8-2721 DDRSS_PHY_865 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D84h
Figure 8-1355 DDRSS_PHY_865 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DATA_DC_CAL_CLK_SEL_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDDM_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDM_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2722 DDRSS_PHY_865 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR/WX
18-16PHY_DATA_DC_CAL_CLK_SEL_3R/W0h

Determines DCC CAL clock for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDM_SLAVE_DELAY_3R/W0h

Read DM/DBI slave delay setting for slice 3.
May be used for data swap.

2.5.4.519 DDRSS_PHY_866 Register (Offset = 4D88h) [reset = 0h]

DDRSS_PHY_866 is shown in Figure 8-1356 and described in Table 8-2724.

Return to Summary Table.

Table 8-2723 DDRSS_PHY_866 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D88h
Figure 8-1356 DDRSS_PHY_866 Register
31302928272625242322212019181716
PHY_DQS_OE_TIMING_3PHY_DQ_TSEL_WR_TIMING_3
R/W-0hR/W-0h
1514131211109876543210
PHY_DQ_TSEL_RD_TIMING_3PHY_DQ_OE_TIMING_3
R/W-0hR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2724 DDRSS_PHY_866 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DQS_OE_TIMING_3R/W0h

Start/end timing values for DQS output enable signals for slice 3.

23-16PHY_DQ_TSEL_WR_TIMING_3R/W0h

Start/end timing values for DQ/DM write based termination enable and select signals for slice 3.

15-8PHY_DQ_TSEL_RD_TIMING_3R/W0h

Start/end timing values for DQ/DM read based termination enable and select signals for slice 3.

7-0PHY_DQ_OE_TIMING_3R/W0h

Start/end timing values for DQ/DM output enable signals for slice 3.

2.5.4.520 DDRSS_PHY_867 Register (Offset = 4D8Ch) [reset = X]

DDRSS_PHY_867 is shown in Figure 8-1357 and described in Table 8-2726.

Return to Summary Table.

Table 8-2725 DDRSS_PHY_867 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D8Ch
Figure 8-1357 DDRSS_PHY_867 Register
3130292827262524
PHY_DQS_TSEL_WR_TIMING_3
R/W-0h
2322212019181716
PHY_DQS_OE_RD_TIMING_3
R/W-0h
15141312111098
PHY_DQS_TSEL_RD_TIMING_3
R/W-0h
76543210
RESERVEDPHY_IO_PAD_DELAY_TIMING_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2726 DDRSS_PHY_867 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DQS_TSEL_WR_TIMING_3R/W0h

Start/end timing values for DQS write based termination enable and select signals for slice 3.

23-16PHY_DQS_OE_RD_TIMING_3R/W0h

Start/end timing values for DQS read based OE extension for slice 3.

15-8PHY_DQS_TSEL_RD_TIMING_3R/W0h

Start/end timing values for DQS read based termination enable and select signals for slice 3.

7-4RESERVEDR/WX
3-0PHY_IO_PAD_DELAY_TIMING_3R/W0h

Feedback pad's OPAD and IPAD delay timing for slice 3.

2.5.4.521 DDRSS_PHY_868 Register (Offset = 4D90h) [reset = X]

DDRSS_PHY_868 is shown in Figure 8-1358 and described in Table 8-2728.

Return to Summary Table.

Table 8-2727 DDRSS_PHY_868 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D90h
Figure 8-1358 DDRSS_PHY_868 Register
31302928272625242322212019181716
RESERVEDPHY_PAD_VREF_CTRL_DQ_3
R/W-XR/W-0h
1514131211109876543210
PHY_VREF_SETTING_TIME_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2728 DDRSS_PHY_868 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-16PHY_PAD_VREF_CTRL_DQ_3R/W0h

Pad VREF control settings for DQ slice 3.

  • Bits[27-24] = MODE
  • Bits[23] = EN
  • Bits[22-16] = VREFSEL
15-0PHY_VREF_SETTING_TIME_3R/W0h

Number of cycles for vref settle after setting is changed for slice 3.

2.5.4.522 DDRSS_PHY_869 Register (Offset = 4D94h) [reset = X]

DDRSS_PHY_869 is shown in Figure 8-1359 and described in Table 8-2730.

Return to Summary Table.

Table 8-2729 DDRSS_PHY_869 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D94h
Figure 8-1359 DDRSS_PHY_869 Register
3130292827262524
RESERVEDPHY_RDDATA_EN_IE_DLY_3
R/W-XR/W-0h
2322212019181716
PHY_DQS_IE_TIMING_3
R/W-0h
15141312111098
PHY_DQ_IE_TIMING_3
R/W-0h
76543210
RESERVEDPHY_PER_CS_TRAINING_EN_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2730 DDRSS_PHY_869 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_RDDATA_EN_IE_DLY_3R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for input enable generation for slice 3.

23-16PHY_DQS_IE_TIMING_3R/W0h

Start/end timing values for DQS input enable signals for slice 3.

15-8PHY_DQ_IE_TIMING_3R/W0h

Start/end timing values for DQ/DM input enable signals for slice 3.

7-1RESERVEDR/WX
0PHY_PER_CS_TRAINING_EN_3R/W0h

Enables the per-rank training and read/write timing capabilities for slice 3.
Must have same value in all slices.

2.5.4.523 DDRSS_PHY_870 Register (Offset = 4D98h) [reset = X]

DDRSS_PHY_870 is shown in Figure 8-1360 and described in Table 8-2732.

Return to Summary Table.

Table 8-2731 DDRSS_PHY_870 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D98h
Figure 8-1360 DDRSS_PHY_870 Register
3130292827262524
RESERVEDPHY_RDDATA_EN_OE_DLY_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_RDDATA_EN_TSEL_DLY_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_DBI_MODE_3
R/W-XR/W-0h
76543210
RESERVEDPHY_IE_MODE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2732 DDRSS_PHY_870 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_RDDATA_EN_OE_DLY_3R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for LP4 OE extension generation for slice 3.

23-21RESERVEDR/WX
20-16PHY_RDDATA_EN_TSEL_DLY_3R/W0h

Number of cycles that the dfi_rddata_en signal is earlier than necessary for TSEL enable generation for slice 3.

15-9RESERVEDR/WX
8PHY_DBI_MODE_3R/W0h

DBI mode for slice 3.
Bit (0) enables return of DBI read data.

7-2RESERVEDR/WX
1-0PHY_IE_MODE_3R/W0h

Input enable mode bits for slice 3.
Bit (0) enables the mode where the input enables are always on
set to 1 to enable.
Bit (1) disables the input enable on the DM signal
set to 1 to disable.

2.5.4.524 DDRSS_PHY_871 Register (Offset = 4D9Ch) [reset = X]

DDRSS_PHY_871 is shown in Figure 8-1361 and described in Table 8-2734.

Return to Summary Table.

Table 8-2733 DDRSS_PHY_871 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4D9Ch
Figure 8-1361 DDRSS_PHY_871 Register
3130292827262524
RESERVEDPHY_MASTER_DELAY_STEP_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_MASTER_DELAY_START_3
R/W-XR/W-0h
15141312111098
PHY_MASTER_DELAY_START_3
R/W-0h
76543210
RESERVEDPHY_SW_MASTER_MODE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2734 DDRSS_PHY_871 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_MASTER_DELAY_STEP_3R/W0h

Incremental step size for master delay line locking algorithm for slice 3.

23-19RESERVEDR/WX
18-8PHY_MASTER_DELAY_START_3R/W0h

Start value for master delay line locking algorithm for slice 3.

7-4RESERVEDR/WX
3-0PHY_SW_MASTER_MODE_3R/W0h

Master delay line override settings for slice 3.
Bit (0) enables software half clock mode.
Bit (1) is the software half clock mode value.
Bit (2) enables software bypass mode.
Bit (3) is the software bypass mode value.

2.5.4.525 DDRSS_PHY_872 Register (Offset = 4DA0h) [reset = X]

DDRSS_PHY_872 is shown in Figure 8-1362 and described in Table 8-2736.

Return to Summary Table.

Table 8-2735 DDRSS_PHY_872 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DA0h
Figure 8-1362 DDRSS_PHY_872 Register
3130292827262524
PHY_WRLVL_DLY_STEP_3
R/W-0h
2322212019181716
RESERVEDPHY_RPTR_UPDATE_3
R/W-XR/W-0h
15141312111098
PHY_MASTER_DELAY_HALF_MEASURE_3
R/W-0h
76543210
PHY_MASTER_DELAY_WAIT_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2736 DDRSS_PHY_872 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_WRLVL_DLY_STEP_3R/W0h

DQS slave delay step size during write leveling for slice 3.

23-20RESERVEDR/WX
19-16PHY_RPTR_UPDATE_3R/W0h

Offset in cycles from the dfi_rddata_en signal to release data from the entry FIFO for slice 3.

15-8PHY_MASTER_DELAY_HALF_MEASURE_3R/W0h

Defines the number of delay line elements to be considered in determing whether to lock to a half clock cycle in the data slice master for slice 3.

7-0PHY_MASTER_DELAY_WAIT_3R/W0h

Wait cycles for master delay line locking algorithm for slice 3.
Bits (
3:0) are the cycle wait count after a calibration clock setting change.
Bits (
7:4) are the cycle wait count after a master delay setting change.

2.5.4.526 DDRSS_PHY_873 Register (Offset = 4DA4h) [reset = X]

DDRSS_PHY_873 is shown in Figure 8-1363 and described in Table 8-2738.

Return to Summary Table.

Table 8-2737 DDRSS_PHY_873 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DA4h
Figure 8-1363 DDRSS_PHY_873 Register
3130292827262524
RESERVEDPHY_GTLVL_RESP_WAIT_CNT_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_GTLVL_DLY_STEP_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WRLVL_RESP_WAIT_CNT_3
R/W-XR/W-0h
76543210
RESERVEDPHY_WRLVL_DLY_FINE_STEP_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2738 DDRSS_PHY_873 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_GTLVL_RESP_WAIT_CNT_3R/W0h

Number of cycles + 4 to wait between dfi_rddata_en and the sampling of the DQS during gate training for slice 3.
The valid range is 0x0 to 0xB.

23-20RESERVEDR/WX
19-16PHY_GTLVL_DLY_STEP_3R/W0h

DQS slave delay step size during gate training for slice 3.

15-14RESERVEDR/WX
13-8PHY_WRLVL_RESP_WAIT_CNT_3R/W0h

Number of cycles to wait between dfi_wrlvl_strobe and the sampling of the DQs during write leveling for slice 3.

7-4RESERVEDR/WX
3-0PHY_WRLVL_DLY_FINE_STEP_3R/W0h

DQS slave delay fine step size during write leveling for slice 3.

2.5.4.527 DDRSS_PHY_874 Register (Offset = 4DA8h) [reset = X]

DDRSS_PHY_874 is shown in Figure 8-1364 and described in Table 8-2740.

Return to Summary Table.

Table 8-2739 DDRSS_PHY_874 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DA8h
Figure 8-1364 DDRSS_PHY_874 Register
31302928272625242322212019181716
RESERVEDPHY_GTLVL_FINAL_STEP_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_GTLVL_BACK_STEP_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2740 DDRSS_PHY_874 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_GTLVL_FINAL_STEP_3R/W0h

Final backup step delay used in gate training algorithm for slice 3.

15-10RESERVEDR/WX
9-0PHY_GTLVL_BACK_STEP_3R/W0h

Interim backup step delay used in gate training algorithm for slice 3.

2.5.4.528 DDRSS_PHY_875 Register (Offset = 4DACh) [reset = X]

DDRSS_PHY_875 is shown in Figure 8-1365 and described in Table 8-2742.

Return to Summary Table.

Table 8-2741 DDRSS_PHY_875 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DACh
Figure 8-1365 DDRSS_PHY_875 Register
3130292827262524
RESERVEDPHY_RDLVL_DLY_STEP_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_TOGGLE_PRE_SUPPORT_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WDQLVL_QTR_DLY_STEP_3
R/W-XR/W-0h
76543210
PHY_WDQLVL_DLY_STEP_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2742 DDRSS_PHY_875 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_RDLVL_DLY_STEP_3R/W0h

DQS slave delay step size during read leveling for slice 3.

23-17RESERVEDR/WX
16PHY_TOGGLE_PRE_SUPPORT_3R/W0h

Support the toggle read preamble for LPDDR4 for slice 3.

15-12RESERVEDR/WX
11-8PHY_WDQLVL_QTR_DLY_STEP_3R/W0h

Defines the step granularity for the logic to use once an edge is found for slice 3.
When this occurs, the logic jumps back to the previous invalid value and uses this step size to determine a more accurate delay value.

7-0PHY_WDQLVL_DLY_STEP_3R/W0h

DQ slave delay step size during write data leveling for slice 3.

2.5.4.529 DDRSS_PHY_876 Register (Offset = 4DB0h) [reset = X]

DDRSS_PHY_876 is shown in Figure 8-1366 and described in Table 8-2744.

Return to Summary Table.

Table 8-2743 DDRSS_PHY_876 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DB0h
Figure 8-1366 DDRSS_PHY_876 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_RDLVL_MAX_EDGE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2744 DDRSS_PHY_876 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-0PHY_RDLVL_MAX_EDGE_3R/W0h

The maximun rdlvl slave delay search window for read eye training for slice 3.

2.5.4.530 DDRSS_PHY_877 Register (Offset = 4DB4h) [reset = X]

DDRSS_PHY_877 is shown in Figure 8-1367 and described in Table 8-2746.

Return to Summary Table.

Table 8-2745 DDRSS_PHY_877 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DB4h
Figure 8-1367 DDRSS_PHY_877 Register
3130292827262524
RESERVEDPHY_RDLVL_PER_START_OFFSET_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_RDLVL_DVW_MIN_EN_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_RDLVL_DVW_MIN_3
R/W-XR/W-0h
76543210
PHY_RDLVL_DVW_MIN_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2746 DDRSS_PHY_877 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_RDLVL_PER_START_OFFSET_3R/W0h

Peridic training start point offset for slice 3.

23-17RESERVEDR/WX
16PHY_SW_RDLVL_DVW_MIN_EN_3R/W0h

SW override to enable use of PHY_RDLVL_DVW_MIN for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDLVL_DVW_MIN_3R/W0h

Minimum data valid window across DQs and ranks for slice 3.

2.5.4.531 DDRSS_PHY_878 Register (Offset = 4DB8h) [reset = X]

DDRSS_PHY_878 is shown in Figure 8-1368 and described in Table 8-2748.

Return to Summary Table.

Table 8-2747 DDRSS_PHY_878 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DB8h
Figure 8-1368 DDRSS_PHY_878 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DATA_DC_INIT_DISABLE_3
R/W-XR/W-3h
15141312111098
RESERVEDPHY_WRPATH_GATE_TIMING_3
R/W-XR/W-0h
76543210
RESERVEDPHY_WRPATH_GATE_DISABLE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2748 DDRSS_PHY_878 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16PHY_DATA_DC_INIT_DISABLE_3R/W3h

Disable duty cycle adjust at initialization for slice 3.

15-11RESERVEDR/WX
10-8PHY_WRPATH_GATE_TIMING_3R/W0h

Write path clock gating timing for slice 3.
it means additional clock number to write path clock gate

7-2RESERVEDR/WX
1-0PHY_WRPATH_GATE_DISABLE_3R/W0h

Write path clock gating disable for slice 3.
[0]: disable pull in wrdata_en
[1]: disable write path clock gating, clock always on

2.5.4.532 DDRSS_PHY_879 Register (Offset = 4DBCh) [reset = X]

DDRSS_PHY_879 is shown in Figure 8-1369 and described in Table 8-2750.

Return to Summary Table.

Table 8-2749 DDRSS_PHY_879 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DBCh
Figure 8-1369 DDRSS_PHY_879 Register
3130292827262524
RESERVEDPHY_DATA_DC_DQ_INIT_SLV_DELAY_3
R/W-XR/W-0h
2322212019181716
PHY_DATA_DC_DQ_INIT_SLV_DELAY_3
R/W-0h
15141312111098
RESERVEDPHY_DATA_DC_DQS_INIT_SLV_DELAY_3
R/W-XR/W-0h
76543210
PHY_DATA_DC_DQS_INIT_SLV_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2750 DDRSS_PHY_879 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_DATA_DC_DQ_INIT_SLV_DELAY_3R/W0h

Initial value of write DQ slave delay for slice 3.

15-10RESERVEDR/WX
9-0PHY_DATA_DC_DQS_INIT_SLV_DELAY_3R/W0h

Initial value of write DQS slave delay for slice 3.

2.5.4.533 DDRSS_PHY_880 Register (Offset = 4DC0h) [reset = X]

DDRSS_PHY_880 is shown in Figure 8-1370 and described in Table 8-2752.

Return to Summary Table.

Table 8-2751 DDRSS_PHY_880 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DC0h
Figure 8-1370 DDRSS_PHY_880 Register
3130292827262524
PHY_DATA_DC_DM_CLK_DIFF_THRSHLD_3
R/W-0h
2322212019181716
PHY_DATA_DC_DM_CLK_SE_THRSHLD_3
R/W-0h
15141312111098
RESERVEDPHY_DATA_DC_WDQLVL_ENABLE_3
R/W-XR/W-0h
76543210
RESERVEDPHY_DATA_DC_WRLVL_ENABLE_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2752 DDRSS_PHY_880 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DM_CLK_DIFF_THRSHLD_3R/W0h

Clock measurement cell threshold offset for differential signals for slice 3.

23-16PHY_DATA_DC_DM_CLK_SE_THRSHLD_3R/W0h

Clock measurement cell threshold offset for single ended signals for slice 3.

15-9RESERVEDR/WX
8PHY_DATA_DC_WDQLVL_ENABLE_3R/W0h

Enable duty cycle adjust during write DQ training for slice 3.

7-1RESERVEDR/WX
0PHY_DATA_DC_WRLVL_ENABLE_3R/W0h

Enable duty cycle adjust during write leveling for slice 3.

2.5.4.534 DDRSS_PHY_881 Register (Offset = 4DC4h) [reset = X]

DDRSS_PHY_881 is shown in Figure 8-1371 and described in Table 8-2754.

Return to Summary Table.

Table 8-2753 DDRSS_PHY_881 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DC4h
Figure 8-1371 DDRSS_PHY_881 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_RDDATA_EN_DLY_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_MEAS_DLY_STEP_ENABLE_3
R/W-XR/W-0h
76543210
RESERVEDPHY_WDQ_OSC_DELTA_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2754 DDRSS_PHY_881 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16PHY_RDDATA_EN_DLY_3R/W0h

Number of cycles that the dfi_rddata_en signal is early for slice 3.

15-14RESERVEDR/WX
13-8PHY_MEAS_DLY_STEP_ENABLE_3R/W0h

Data slice training step definition using phy_meas_dly_step_value for slice 3.

7RESERVEDR/WX
6-0PHY_WDQ_OSC_DELTA_3R/W0h

Slave delay offset that applies to a 1 bit change of dfi_wdq_osc_code for slice 3.

2.5.4.535 DDRSS_PHY_882 Register (Offset = 4DC8h) [reset = 0h]

DDRSS_PHY_882 is shown in Figure 8-1372 and described in Table 8-2756.

Return to Summary Table.

Table 8-2755 DDRSS_PHY_882 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DC8h
Figure 8-1372 DDRSS_PHY_882 Register
313029282726252423222120191817161514131211109876543210
PHY_DQ_DM_SWIZZLE0_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2756 DDRSS_PHY_882 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DQ_DM_SWIZZLE0_3R/W0h

DQ/DM bit swizzling 0 for slice 3.
Bits (3:0) inform the PHY which bit in {DM,DQ]} map to DQ0, Bits (7:4) inform the PHY which bit in {DM,DQ} map to DQ1, etc.

2.5.4.536 DDRSS_PHY_883 Register (Offset = 4DCCh) [reset = X]

DDRSS_PHY_883 is shown in Figure 8-1373 and described in Table 8-2758.

Return to Summary Table.

Table 8-2757 DDRSS_PHY_883 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DCCh
Figure 8-1373 DDRSS_PHY_883 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_DQ_DM_SWIZZLE1_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2758 DDRSS_PHY_883 Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR/WX
3-0PHY_DQ_DM_SWIZZLE1_3R/W0h

DQ/DM bit swizzling 1 for slice 3.
Bits (
3:0) inform the PHY which bit in {DM,DQ]} map to DM.

2.5.4.537 DDRSS_PHY_884 Register (Offset = 4DD0h) [reset = X]

DDRSS_PHY_884 is shown in Figure 8-1374 and described in Table 8-2760.

Return to Summary Table.

Table 8-2759 DDRSS_PHY_884 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DD0h
Figure 8-1374 DDRSS_PHY_884 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ1_SLAVE_DELAY_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ0_SLAVE_DELAY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2760 DDRSS_PHY_884 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ1_SLAVE_DELAY_3R/W0h

Write clock slave delay setting for DQ1 for slice 3.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ0_SLAVE_DELAY_3R/W0h

Write clock slave delay setting for DQ0 for slice 3.

2.5.4.538 DDRSS_PHY_885 Register (Offset = 4DD4h) [reset = X]

DDRSS_PHY_885 is shown in Figure 8-1375 and described in Table 8-2762.

Return to Summary Table.

Table 8-2761 DDRSS_PHY_885 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DD4h
Figure 8-1375 DDRSS_PHY_885 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ3_SLAVE_DELAY_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ2_SLAVE_DELAY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2762 DDRSS_PHY_885 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ3_SLAVE_DELAY_3R/W0h

Write clock slave delay setting for DQ3 for slice 3.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ2_SLAVE_DELAY_3R/W0h

Write clock slave delay setting for DQ2 for slice 3.

2.5.4.539 DDRSS_PHY_886 Register (Offset = 4DD8h) [reset = X]

DDRSS_PHY_886 is shown in Figure 8-1376 and described in Table 8-2764.

Return to Summary Table.

Table 8-2763 DDRSS_PHY_886 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DD8h
Figure 8-1376 DDRSS_PHY_886 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ5_SLAVE_DELAY_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ4_SLAVE_DELAY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2764 DDRSS_PHY_886 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ5_SLAVE_DELAY_3R/W0h

Write clock slave delay setting for DQ5 for slice 3.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ4_SLAVE_DELAY_3R/W0h

Write clock slave delay setting for DQ4 for slice 3.

2.5.4.540 DDRSS_PHY_887 Register (Offset = 4DDCh) [reset = X]

DDRSS_PHY_887 is shown in Figure 8-1377 and described in Table 8-2766.

Return to Summary Table.

Table 8-2765 DDRSS_PHY_887 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DDCh
Figure 8-1377 DDRSS_PHY_887 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQ7_SLAVE_DELAY_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDQ6_SLAVE_DELAY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2766 DDRSS_PHY_887 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CLK_WRDQ7_SLAVE_DELAY_3R/W0h

Write clock slave delay setting for DQ7 for slice 3.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDQ6_SLAVE_DELAY_3R/W0h

Write clock slave delay setting for DQ6 for slice 3.

2.5.4.541 DDRSS_PHY_888 Register (Offset = 4DE0h) [reset = X]

DDRSS_PHY_888 is shown in Figure 8-1378 and described in Table 8-2768.

Return to Summary Table.

Table 8-2767 DDRSS_PHY_888 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DE0h
Figure 8-1378 DDRSS_PHY_888 Register
31302928272625242322212019181716
RESERVEDPHY_CLK_WRDQS_SLAVE_DELAY_3
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_CLK_WRDM_SLAVE_DELAY_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2768 DDRSS_PHY_888 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_CLK_WRDQS_SLAVE_DELAY_3R/W0h

Write clock slave delay setting for DQS for slice 3.

15-11RESERVEDR/WX
10-0PHY_CLK_WRDM_SLAVE_DELAY_3R/W0h

Write clock slave delay setting for DM for slice 3.

2.5.4.542 DDRSS_PHY_889 Register (Offset = 4DE4h) [reset = X]

DDRSS_PHY_889 is shown in Figure 8-1379 and described in Table 8-2770.

Return to Summary Table.

Table 8-2769 DDRSS_PHY_889 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DE4h
Figure 8-1379 DDRSS_PHY_889 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_RDDQS_DQ0_RISE_SLAVE_DELAY_3
R/W-XR/W-0h
15141312111098
PHY_RDDQS_DQ0_RISE_SLAVE_DELAY_3
R/W-0h
76543210
RESERVEDPHY_WRLVL_THRESHOLD_ADJUST_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2770 DDRSS_PHY_889 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-8PHY_RDDQS_DQ0_RISE_SLAVE_DELAY_3R/W0h

Rising edge read DQS slave delay setting for DQ0 for slice 3.

7-2RESERVEDR/WX
1-0PHY_WRLVL_THRESHOLD_ADJUST_3R/W0h

Write level threshold adjust value based on those thresholds for DQS for slice 3.

2.5.4.543 DDRSS_PHY_890 Register (Offset = 4DE8h) [reset = X]

DDRSS_PHY_890 is shown in Figure 8-1380 and described in Table 8-2772.

Return to Summary Table.

Table 8-2771 DDRSS_PHY_890 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DE8h
Figure 8-1380 DDRSS_PHY_890 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ1_RISE_SLAVE_DELAY_3
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ1_RISE_SLAVE_DELAY_3
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ0_FALL_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ0_FALL_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2772 DDRSS_PHY_890 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ1_RISE_SLAVE_DELAY_3R/W0h

Rising edge read DQS slave delay setting for DQ1 for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ0_FALL_SLAVE_DELAY_3R/W0h

Falling edge read DQS slave delay setting for DQ0 for slice 3.

2.5.4.544 DDRSS_PHY_891 Register (Offset = 4DECh) [reset = X]

DDRSS_PHY_891 is shown in Figure 8-1381 and described in Table 8-2774.

Return to Summary Table.

Table 8-2773 DDRSS_PHY_891 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DECh
Figure 8-1381 DDRSS_PHY_891 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ2_RISE_SLAVE_DELAY_3
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ2_RISE_SLAVE_DELAY_3
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ1_FALL_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ1_FALL_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2774 DDRSS_PHY_891 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ2_RISE_SLAVE_DELAY_3R/W0h

Rising edge read DQS slave delay setting for DQ2 for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ1_FALL_SLAVE_DELAY_3R/W0h

Falling edge read DQS slave delay setting for DQ1 for slice 3.

2.5.4.545 DDRSS_PHY_892 Register (Offset = 4DF0h) [reset = X]

DDRSS_PHY_892 is shown in Figure 8-1382 and described in Table 8-2776.

Return to Summary Table.

Table 8-2775 DDRSS_PHY_892 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DF0h
Figure 8-1382 DDRSS_PHY_892 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ3_RISE_SLAVE_DELAY_3
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ3_RISE_SLAVE_DELAY_3
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ2_FALL_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ2_FALL_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2776 DDRSS_PHY_892 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ3_RISE_SLAVE_DELAY_3R/W0h

Rising edge read DQS slave delay setting for DQ3 for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ2_FALL_SLAVE_DELAY_3R/W0h

Falling edge read DQS slave delay setting for DQ2 for slice 3.

2.5.4.546 DDRSS_PHY_893 Register (Offset = 4DF4h) [reset = X]

DDRSS_PHY_893 is shown in Figure 8-1383 and described in Table 8-2778.

Return to Summary Table.

Table 8-2777 DDRSS_PHY_893 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DF4h
Figure 8-1383 DDRSS_PHY_893 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ4_RISE_SLAVE_DELAY_3
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ4_RISE_SLAVE_DELAY_3
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ3_FALL_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ3_FALL_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2778 DDRSS_PHY_893 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ4_RISE_SLAVE_DELAY_3R/W0h

Rising edge read DQS slave delay setting for DQ4 for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ3_FALL_SLAVE_DELAY_3R/W0h

Falling edge read DQS slave delay setting for DQ3 for slice 3.

2.5.4.547 DDRSS_PHY_894 Register (Offset = 4DF8h) [reset = X]

DDRSS_PHY_894 is shown in Figure 8-1384 and described in Table 8-2780.

Return to Summary Table.

Table 8-2779 DDRSS_PHY_894 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DF8h
Figure 8-1384 DDRSS_PHY_894 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ5_RISE_SLAVE_DELAY_3
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ5_RISE_SLAVE_DELAY_3
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ4_FALL_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ4_FALL_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2780 DDRSS_PHY_894 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ5_RISE_SLAVE_DELAY_3R/W0h

Rising edge read DQS slave delay setting for DQ5 for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ4_FALL_SLAVE_DELAY_3R/W0h

Falling edge read DQS slave delay setting for DQ4 for slice 3.

2.5.4.548 DDRSS_PHY_895 Register (Offset = 4DFCh) [reset = X]

DDRSS_PHY_895 is shown in Figure 8-1385 and described in Table 8-2782.

Return to Summary Table.

Table 8-2781 DDRSS_PHY_895 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4DFCh
Figure 8-1385 DDRSS_PHY_895 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ6_RISE_SLAVE_DELAY_3
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ6_RISE_SLAVE_DELAY_3
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ5_FALL_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ5_FALL_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2782 DDRSS_PHY_895 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ6_RISE_SLAVE_DELAY_3R/W0h

Rising edge read DQS slave delay setting for DQ6 for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ5_FALL_SLAVE_DELAY_3R/W0h

Falling edge read DQS slave delay setting for DQ5 for slice 3.

2.5.4.549 DDRSS_PHY_896 Register (Offset = 4E00h) [reset = X]

DDRSS_PHY_896 is shown in Figure 8-1386 and described in Table 8-2784.

Return to Summary Table.

Table 8-2783 DDRSS_PHY_896 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E00h
Figure 8-1386 DDRSS_PHY_896 Register
3130292827262524
RESERVEDPHY_RDDQS_DQ7_RISE_SLAVE_DELAY_3
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DQ7_RISE_SLAVE_DELAY_3
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ6_FALL_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ6_FALL_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2784 DDRSS_PHY_896 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DQ7_RISE_SLAVE_DELAY_3R/W0h

Rising edge read DQS slave delay setting for DQ7 for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ6_FALL_SLAVE_DELAY_3R/W0h

Falling edge read DQS slave delay setting for DQ6 for slice 3.

2.5.4.550 DDRSS_PHY_897 Register (Offset = 4E04h) [reset = X]

DDRSS_PHY_897 is shown in Figure 8-1387 and described in Table 8-2786.

Return to Summary Table.

Table 8-2785 DDRSS_PHY_897 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E04h
Figure 8-1387 DDRSS_PHY_897 Register
3130292827262524
RESERVEDPHY_RDDQS_DM_RISE_SLAVE_DELAY_3
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_DM_RISE_SLAVE_DELAY_3
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DQ7_FALL_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_DQ7_FALL_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2786 DDRSS_PHY_897 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_DM_RISE_SLAVE_DELAY_3R/W0h

Rising edge read DQS slave delay setting for DM for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DQ7_FALL_SLAVE_DELAY_3R/W0h

Falling edge read DQS slave delay setting for DQ7 for slice 3.

2.5.4.551 DDRSS_PHY_898 Register (Offset = 4E08h) [reset = X]

DDRSS_PHY_898 is shown in Figure 8-1388 and described in Table 8-2788.

Return to Summary Table.

Table 8-2787 DDRSS_PHY_898 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E08h
Figure 8-1388 DDRSS_PHY_898 Register
3130292827262524
RESERVEDPHY_RDDQS_GATE_SLAVE_DELAY_3
R/W-XR/W-0h
2322212019181716
PHY_RDDQS_GATE_SLAVE_DELAY_3
R/W-0h
15141312111098
RESERVEDPHY_RDDQS_DM_FALL_SLAVE_DELAY_3
R/W-XR/W-0h
76543210
PHY_RDDQS_DM_FALL_SLAVE_DELAY_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2788 DDRSS_PHY_898 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_RDDQS_GATE_SLAVE_DELAY_3R/W0h

Read DQS slave delay setting for slice 3.

15-10RESERVEDR/WX
9-0PHY_RDDQS_DM_FALL_SLAVE_DELAY_3R/W0h

Falling edge read DQS slave delay setting for DM for slice 3.

2.5.4.552 DDRSS_PHY_899 Register (Offset = 4E0Ch) [reset = X]

DDRSS_PHY_899 is shown in Figure 8-1389 and described in Table 8-2790.

Return to Summary Table.

Table 8-2789 DDRSS_PHY_899 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E0Ch
Figure 8-1389 DDRSS_PHY_899 Register
3130292827262524
RESERVEDPHY_WRLVL_DELAY_EARLY_THRESHOLD_3
R/W-XR/W-0h
2322212019181716
PHY_WRLVL_DELAY_EARLY_THRESHOLD_3
R/W-0h
15141312111098
RESERVEDPHY_WRITE_PATH_LAT_ADD_3
R/W-XR/W-0h
76543210
RESERVEDPHY_RDDQS_LATENCY_ADJUST_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2790 DDRSS_PHY_899 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_WRLVL_DELAY_EARLY_THRESHOLD_3R/W0h

Write level delay threshold above which will be considered in previous cycle for slice 3.

15-11RESERVEDR/WX
10-8PHY_WRITE_PATH_LAT_ADD_3R/W0h

Number of cycles to delay the incoming dfi_wrdata_en/dfi_wrdata signals for slice 3.

7-4RESERVEDR/WX
3-0PHY_RDDQS_LATENCY_ADJUST_3R/W0h

Number of cycles to delay the incoming dfi_rddata_en for read DQS gate generation for slice 3.

2.5.4.553 DDRSS_PHY_900 Register (Offset = 4E10h) [reset = X]

DDRSS_PHY_900 is shown in Figure 8-1390 and described in Table 8-2792.

Return to Summary Table.

Table 8-2791 DDRSS_PHY_900 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E10h
Figure 8-1390 DDRSS_PHY_900 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_WRLVL_EARLY_FORCE_ZERO_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WRLVL_DELAY_PERIOD_THRESHOLD_3
R/W-XR/W-0h
76543210
PHY_WRLVL_DELAY_PERIOD_THRESHOLD_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2792 DDRSS_PHY_900 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_WRLVL_EARLY_FORCE_ZERO_3R/W0h

Force the final write level delay value (that meets the early threshold) to 0 for slice 3.

15-10RESERVEDR/WX
9-0PHY_WRLVL_DELAY_PERIOD_THRESHOLD_3R/W0h

Write level delay threshold below which will add a cycle of write path latency for slice 3.

2.5.4.554 DDRSS_PHY_901 Register (Offset = 4E14h) [reset = X]

DDRSS_PHY_901 is shown in Figure 8-1391 and described in Table 8-2794.

Return to Summary Table.

Table 8-2793 DDRSS_PHY_901 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E14h
Figure 8-1391 DDRSS_PHY_901 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_GTLVL_LAT_ADJ_START_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GTLVL_RDDQS_SLV_DLY_START_3
R/W-XR/W-0h
76543210
PHY_GTLVL_RDDQS_SLV_DLY_START_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2794 DDRSS_PHY_901 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-16PHY_GTLVL_LAT_ADJ_START_3R/W0h

Initial read DQS gate cycle delay from dfi_rddata_en during gate training for slice 3.

15-10RESERVEDR/WX
9-0PHY_GTLVL_RDDQS_SLV_DLY_START_3R/W0h

Initial read DQS gate slave delay setting during gate training for slice 3.

2.5.4.555 DDRSS_PHY_902 Register (Offset = 4E18h) [reset = X]

DDRSS_PHY_902 is shown in Figure 8-1392 and described in Table 8-2796.

Return to Summary Table.

Table 8-2795 DDRSS_PHY_902 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E18h
Figure 8-1392 DDRSS_PHY_902 Register
3130292827262524
RESERVEDPHY_NTP_PASS_3
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_NTP_WRLAT_START_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_WDQLVL_DQDM_SLV_DLY_START_3
R/W-XR/W-0h
76543210
PHY_WDQLVL_DQDM_SLV_DLY_START_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2796 DDRSS_PHY_902 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_NTP_PASS_3R/W0h

Indicates if No-topology training found a passing result for slice 3.

23-20RESERVEDR/WX
19-16PHY_NTP_WRLAT_START_3R/W0h

Initial value for phy_write_path_lat_add for No-topology training and early threshold for slice 3.

15-11RESERVEDR/WX
10-0PHY_WDQLVL_DQDM_SLV_DLY_START_3R/W0h

Initial DQ/DM slave delay setting during write data leveling for slice 3.

2.5.4.556 DDRSS_PHY_903 Register (Offset = 4E1Ch) [reset = X]

DDRSS_PHY_903 is shown in Figure 8-1393 and described in Table 8-2798.

Return to Summary Table.

Table 8-2797 DDRSS_PHY_903 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E1Ch
Figure 8-1393 DDRSS_PHY_903 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVEDPHY_RDLVL_RDDQS_DQ_SLV_DLY_START_3
R/W-XR/W-0h
76543210
PHY_RDLVL_RDDQS_DQ_SLV_DLY_START_3
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2798 DDRSS_PHY_903 Register Field Descriptions
BitFieldTypeResetDescription
31-10RESERVEDR/WX
9-0PHY_RDLVL_RDDQS_DQ_SLV_DLY_START_3R/W0h

Read leveling starting value for the DQS/DQ slave delay settings for slice 3.

2.5.4.557 DDRSS_PHY_904 Register (Offset = 4E20h) [reset = 20202020h]

DDRSS_PHY_904 is shown in Figure 8-1394 and described in Table 8-2800.

Return to Summary Table.

Table 8-2799 DDRSS_PHY_904 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E20h
Figure 8-1394 DDRSS_PHY_904 Register
3130292827262524
PHY_DATA_DC_DQ2_CLK_ADJUST_3
R/W-20h
2322212019181716
PHY_DATA_DC_DQ1_CLK_ADJUST_3
R/W-20h
15141312111098
PHY_DATA_DC_DQ0_CLK_ADJUST_3
R/W-20h
76543210
PHY_DATA_DC_DQS_CLK_ADJUST_3
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2800 DDRSS_PHY_904 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DQ2_CLK_ADJUST_3R/W20h

Adjust value of Duty Cycle Adjuster for slice 3.

23-16PHY_DATA_DC_DQ1_CLK_ADJUST_3R/W20h

Adjust value of Duty Cycle Adjuster for slice 3.

15-8PHY_DATA_DC_DQ0_CLK_ADJUST_3R/W20h

Adjust value of Duty Cycle Adjuster for slice 3.

7-0PHY_DATA_DC_DQS_CLK_ADJUST_3R/W20h

Adjust value of Duty Cycle Adjuster for slice 3.

2.5.4.558 DDRSS_PHY_905 Register (Offset = 4E24h) [reset = 20202020h]

DDRSS_PHY_905 is shown in Figure 8-1395 and described in Table 8-2802.

Return to Summary Table.

Table 8-2801 DDRSS_PHY_905 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E24h
Figure 8-1395 DDRSS_PHY_905 Register
3130292827262524
PHY_DATA_DC_DQ6_CLK_ADJUST_3
R/W-20h
2322212019181716
PHY_DATA_DC_DQ5_CLK_ADJUST_3
R/W-20h
15141312111098
PHY_DATA_DC_DQ4_CLK_ADJUST_3
R/W-20h
76543210
PHY_DATA_DC_DQ3_CLK_ADJUST_3
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2802 DDRSS_PHY_905 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_DATA_DC_DQ6_CLK_ADJUST_3R/W20h

Adjust value of Duty Cycle Adjuster for slice 3.

23-16PHY_DATA_DC_DQ5_CLK_ADJUST_3R/W20h

Adjust value of Duty Cycle Adjuster for slice 3.

15-8PHY_DATA_DC_DQ4_CLK_ADJUST_3R/W20h

Adjust value of Duty Cycle Adjuster for slice 3.

7-0PHY_DATA_DC_DQ3_CLK_ADJUST_3R/W20h

Adjust value of Duty Cycle Adjuster for slice 3.

2.5.4.559 DDRSS_PHY_906 Register (Offset = 4E28h) [reset = 2020h]

DDRSS_PHY_906 is shown in Figure 8-1396 and described in Table 8-2804.

Return to Summary Table.

Table 8-2803 DDRSS_PHY_906 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E28h
Figure 8-1396 DDRSS_PHY_906 Register
3130292827262524
PHY_DSLICE_PAD_BOOSTPN_SETTING_3
R/W-0h
2322212019181716
PHY_DSLICE_PAD_BOOSTPN_SETTING_3
R/W-0h
15141312111098
PHY_DATA_DC_DM_CLK_ADJUST_3
R/W-20h
76543210
PHY_DATA_DC_DQ7_CLK_ADJUST_3
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2804 DDRSS_PHY_906 Register Field Descriptions
BitFieldTypeResetDescription
31-16PHY_DSLICE_PAD_BOOSTPN_SETTING_3R/W0h

Setting for boost P/N of pad for slice 3.

15-8PHY_DATA_DC_DM_CLK_ADJUST_3R/W20h

Adjust value of Duty Cycle Adjuster for slice 3.

7-0PHY_DATA_DC_DQ7_CLK_ADJUST_3R/W20h

Adjust value of Duty Cycle Adjuster for slice 3.

2.5.4.560 DDRSS_PHY_907 Register (Offset = 4E2Ch) [reset = X]

DDRSS_PHY_907 is shown in Figure 8-1397 and described in Table 8-2806.

Return to Summary Table.

Table 8-2805 DDRSS_PHY_907 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 4E2Ch
Figure 8-1397 DDRSS_PHY_907 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_DQS_FFE_3
R/W-XR/W-0h
15141312111098
RESERVEDPHY_DQ_FFE_3
R/W-XR/W-0h
76543210
RESERVEDPHY_DSLICE_PAD_RX_CTLE_SETTING_3
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2806 DDRSS_PHY_907 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16PHY_DQS_FFE_3R/W0h

TX_FFE setting for DQS pad for slice 3.

15-10RESERVEDR/WX
9-8PHY_DQ_FFE_3R/W0h

TX_FFE setting for DQ/DM pad for slice 3.

7-6RESERVEDR/WX
5-0PHY_DSLICE_PAD_RX_CTLE_SETTING_3R/W0h

Setting for RX ctle P/N of pad for slice 3.

2.5.4.561 DDRSS_PHY_1024 Register (Offset = 5000h) [reset = X]

DDRSS_PHY_1024 is shown in Figure 8-1398 and described in Table 8-2808.

Return to Summary Table.

Table 8-2807 DDRSS_PHY_1024 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5000h
Figure 8-1398 DDRSS_PHY_1024 Register
3130292827262524
RESERVEDSC_PHY_ADR_MANUAL_CLEAR_0
R/W-XW-0h
2322212019181716
RESERVEDPHY_ADR_CLK_BYPASS_OVERRIDE_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADR_CLK_WR_BYPASS_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_ADR_CLK_WR_BYPASS_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2808 DDRSS_PHY_1024 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24SC_PHY_ADR_MANUAL_CLEAR_0W0h

Manual reset/clear of internal logic for address slice 0.
Bit (0) is reset of master delay min/max lock values.
Bit (1) is manual reset of master delay unlock counter.
Bit (2) clears the loopback error/results registers.
Set each bit to 1 to reset.
WRITE-ONLY

23-17RESERVEDR/WX
16PHY_ADR_CLK_BYPASS_OVERRIDE_0R/W0h

Bypass mode override setting for address slice 0.
Set to 1 to enable.

15-11RESERVEDR/WX
10-0PHY_ADR_CLK_WR_BYPASS_SLAVE_DELAY_0R/W0h

Command/Address clock bypass mode slave delay setting for address slice 0.

2.5.4.562 DDRSS_PHY_1025 Register (Offset = 5004h) [reset = 1000h]

DDRSS_PHY_1025 is shown in Figure 8-1399 and described in Table 8-2810.

Return to Summary Table.

Table 8-2809 DDRSS_PHY_1025 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5004h
Figure 8-1399 DDRSS_PHY_1025 Register
313029282726252423222120191817161514131211109876543210
PHY_ADR_LPBK_RESULT_OBS_0
R-1000h
LEGEND: R = Read Only; -n = value after reset
Table 8-2810 DDRSS_PHY_1025 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_ADR_LPBK_RESULT_OBS_0R1000h

Observation register containing loopback status/results for address slice 0.
READ-ONLY

2.5.4.563 DDRSS_PHY_1026 Register (Offset = 5008h) [reset = X]

DDRSS_PHY_1026 is shown in Figure 8-1400 and described in Table 8-2812.

Return to Summary Table.

Table 8-2811 DDRSS_PHY_1026 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5008h
Figure 8-1400 DDRSS_PHY_1026 Register
3130292827262524
RESERVEDPHY_ADR_MASTER_DLY_LOCK_OBS_SELECT_0
R/W-XR/W-0h
2322212019181716
PHY_ADR_MEAS_DLY_STEP_VALUE_0
R-0h
15141312111098
PHY_ADR_LPBK_ERROR_COUNT_OBS_0
R-0h
76543210
PHY_ADR_LPBK_ERROR_COUNT_OBS_0
R-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-2812 DDRSS_PHY_1026 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_ADR_MASTER_DLY_LOCK_OBS_SELECT_0R/W0h

Select value to map the internal master delay observation registers to the accessible master delay observation register for address slice 0.

23-16PHY_ADR_MEAS_DLY_STEP_VALUE_0R0h

Contains the fraction of a cycle in 1 delay element numerator with demominator of 512, for address slice 0.
READ-ONLY

15-0PHY_ADR_LPBK_ERROR_COUNT_OBS_0R0h

Observation register containing total number of loopback error data for address slice 0.
READ-ONLY

2.5.4.564 DDRSS_PHY_1027 Register (Offset = 500Ch) [reset = X]

DDRSS_PHY_1027 is shown in Figure 8-1401 and described in Table 8-2814.

Return to Summary Table.

Table 8-2813 DDRSS_PHY_1027 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 500Ch
Figure 8-1401 DDRSS_PHY_1027 Register
3130292827262524
PHY_ADR_ADDER_SLV_DLY_ENC_OBS_0
R-0h
2322212019181716
RESERVEDPHY_ADR_BASE_SLV_DLY_ENC_OBS_0
R-XR-0h
15141312111098
RESERVEDPHY_ADR_MASTER_DLY_LOCK_OBS_0
R-XR-0h
76543210
PHY_ADR_MASTER_DLY_LOCK_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2814 DDRSS_PHY_1027 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_ADR_ADDER_SLV_DLY_ENC_OBS_0R0h

Observation register containing addr slave delay for address slice 0.
READ-ONLY

23RESERVEDRX
22-16PHY_ADR_BASE_SLV_DLY_ENC_OBS_0R0h

Observation register containing base slave delay for address slice 0.
READ-ONLY

15-11RESERVEDRX
10-0PHY_ADR_MASTER_DLY_LOCK_OBS_0R0h

Observation register containing master delay results for address slice 0.
READ-ONLY

2.5.4.565 DDRSS_PHY_1028 Register (Offset = 5010h) [reset = X]

DDRSS_PHY_1028 is shown in Figure 8-1402 and described in Table 8-2816.

Return to Summary Table.

Table 8-2815 DDRSS_PHY_1028 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5010h
Figure 8-1402 DDRSS_PHY_1028 Register
3130292827262524
RESERVEDPHY_ADR_TSEL_ENABLE_0
R/W-XR/W-0h
2322212019181716
RESERVEDSC_PHY_ADR_SNAP_OBS_REGS_0
R/W-XW-0h
15141312111098
RESERVEDPHY_ADR_SLV_DLY_ENC_OBS_SELECT_0
R/W-XR/W-0h
76543210
RESERVEDPHY_ADR_SLAVE_LOOP_CNT_UPDATE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2816 DDRSS_PHY_1028 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_ADR_TSEL_ENABLE_0R/W0h

Enables tsel_en for address slice 0.

23-17RESERVEDR/WX
16SC_PHY_ADR_SNAP_OBS_REGS_0W0h

Initiates a snapshot of the internal observation registers for address slice 0.
Set to 1 to trigger.
WRITE-ONLY

15-11RESERVEDR/WX
10-8PHY_ADR_SLV_DLY_ENC_OBS_SELECT_0R/W0h

Select value to map the addr bits delay observation registers to the accessible delay observation register for address slice 0.

7-3RESERVEDR/WX
2-0PHY_ADR_SLAVE_LOOP_CNT_UPDATE_0R/W0h

Reserved for address slice 0.

2.5.4.566 DDRSS_PHY_1029 Register (Offset = 5014h) [reset = X]

DDRSS_PHY_1029 is shown in Figure 8-1403 and described in Table 8-2818.

Return to Summary Table.

Table 8-2817 DDRSS_PHY_1029 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5014h
Figure 8-1403 DDRSS_PHY_1029 Register
3130292827262524
RESERVEDPHY_ADR_PWR_RDC_DISABLE_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_ADR_PRBS_PATTERN_MASK_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADR_PRBS_PATTERN_START_0
R/W-XR/W-1h
76543210
RESERVEDPHY_ADR_LPBK_CONTROL_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2818 DDRSS_PHY_1029 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_ADR_PWR_RDC_DISABLE_0R/W0h

Power reduction disable for address slice 0.

23-21RESERVEDR/WX
20-16PHY_ADR_PRBS_PATTERN_MASK_0R/W0h

PRBS7 mask signal for address slice 0.

15RESERVEDR/WX
14-8PHY_ADR_PRBS_PATTERN_START_0R/W1h

PRBS7 start pattern for address slice 0.

7RESERVEDR/WX
6-0PHY_ADR_LPBK_CONTROL_0R/W0h

Loopback control bits for address slice 0.

2.5.4.567 DDRSS_PHY_1030 Register (Offset = 5018h) [reset = X]

DDRSS_PHY_1030 is shown in Figure 8-1404 and described in Table 8-2820.

Return to Summary Table.

Table 8-2819 DDRSS_PHY_1030 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5018h
Figure 8-1404 DDRSS_PHY_1030 Register
3130292827262524
RESERVEDPHY_ADR_IE_MODE_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_ADR_WRADDR_SHIFT_OBS_0
R/W-XR-0h
15141312111098
RESERVEDPHY_ADR_TYPE_0
R/W-XR/W-0h
76543210
RESERVEDPHY_ADR_SLV_DLY_CTRL_GATE_DISABLE_0
R/W-XR/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-2820 DDRSS_PHY_1030 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_ADR_IE_MODE_0R/W0h

Input enable control for address slice 0.

23-19RESERVEDR/WX
18-16PHY_ADR_WRADDR_SHIFT_OBS_0R0h

Observation register containing automatic half cycle and cycle shift values for address slice 0.
READ-ONLY

15-10RESERVEDR/WX
9-8PHY_ADR_TYPE_0R/W0h

DRAM type for address slice 0.

7-1RESERVEDR/WX
0PHY_ADR_SLV_DLY_CTRL_GATE_DISABLE_0R/W0h

Power reduction slv_dly_control block gate disable for address slice 0.

2.5.4.568 DDRSS_PHY_1031 Register (Offset = 501Ch) [reset = X]

DDRSS_PHY_1031 is shown in Figure 8-1405 and described in Table 8-2822.

Return to Summary Table.

Table 8-2821 DDRSS_PHY_1031 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 501Ch
Figure 8-1405 DDRSS_PHY_1031 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_DDL_MODE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2822 DDRSS_PHY_1031 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-0PHY_ADR_DDL_MODE_0R/W0h

DDL mode for address slice 0.

2.5.4.569 DDRSS_PHY_1032 Register (Offset = 5020h) [reset = X]

DDRSS_PHY_1032 is shown in Figure 8-1406 and described in Table 8-2824.

Return to Summary Table.

Table 8-2823 DDRSS_PHY_1032 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5020h
Figure 8-1406 DDRSS_PHY_1032 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_ADR_DDL_MASK_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2824 DDRSS_PHY_1032 Register Field Descriptions
BitFieldTypeResetDescription
31-6RESERVEDR/WX
5-0PHY_ADR_DDL_MASK_0R/W0h

DDL mask for address slice 0.

2.5.4.570 DDRSS_PHY_1033 Register (Offset = 5024h) [reset = 0h]

DDRSS_PHY_1033 is shown in Figure 8-1407 and described in Table 8-2826.

Return to Summary Table.

Table 8-2825 DDRSS_PHY_1033 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5024h
Figure 8-1407 DDRSS_PHY_1033 Register
313029282726252423222120191817161514131211109876543210
PHY_ADR_DDL_TEST_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2826 DDRSS_PHY_1033 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_ADR_DDL_TEST_OBS_0R0h

Observation register containing DDL test bits for address slice 0.
READ-ONLY

2.5.4.571 DDRSS_PHY_1034 Register (Offset = 5028h) [reset = 0h]

DDRSS_PHY_1034 is shown in Figure 8-1408 and described in Table 8-2828.

Return to Summary Table.

Table 8-2827 DDRSS_PHY_1034 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5028h
Figure 8-1408 DDRSS_PHY_1034 Register
313029282726252423222120191817161514131211109876543210
PHY_ADR_DDL_TEST_MSTR_DLY_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2828 DDRSS_PHY_1034 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_ADR_DDL_TEST_MSTR_DLY_OBS_0R0h

Observation register containing master DDL bits for address slice 0.
READ-ONLY

2.5.4.572 DDRSS_PHY_1035 Register (Offset = 502Ch) [reset = X]

DDRSS_PHY_1035 is shown in Figure 8-1409 and described in Table 8-2830.

Return to Summary Table.

Table 8-2829 DDRSS_PHY_1035 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 502Ch
Figure 8-1409 DDRSS_PHY_1035 Register
31302928272625242322212019181716
RESERVEDPHY_ADR_CALVL_COARSE_DLY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_ADR_CALVL_START_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2830 DDRSS_PHY_1035 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_ADR_CALVL_COARSE_DLY_0R/W0h

Coarse CA training DDL increment value for address slice 0.

15-11RESERVEDR/WX
10-0PHY_ADR_CALVL_START_0R/W0h

CA training DDL start value for address slice 0.

2.5.4.573 DDRSS_PHY_1036 Register (Offset = 5030h) [reset = X]

DDRSS_PHY_1036 is shown in Figure 8-1410 and described in Table 8-2832.

Return to Summary Table.

Table 8-2831 DDRSS_PHY_1036 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5030h
Figure 8-1410 DDRSS_PHY_1036 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_ADR_CALVL_QTR_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2832 DDRSS_PHY_1036 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR/WX
10-0PHY_ADR_CALVL_QTR_0R/W0h

CA training DDL quarter cycle delay value for address slice 0.

2.5.4.574 DDRSS_PHY_1037 Register (Offset = 5034h) [reset = X]

DDRSS_PHY_1037 is shown in Figure 8-1411 and described in Table 8-2834.

Return to Summary Table.

Table 8-2833 DDRSS_PHY_1037 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5034h
Figure 8-1411 DDRSS_PHY_1037 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_CALVL_SWIZZLE0_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2834 DDRSS_PHY_1037 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR/WX
23-0PHY_ADR_CALVL_SWIZZLE0_0R/W0h

CA training RD DQ bit swizzle map 0 for address slice 0.

2.5.4.575 DDRSS_PHY_1038 Register (Offset = 5038h) [reset = X]

DDRSS_PHY_1038 is shown in Figure 8-1412 and described in Table 8-2836.

Return to Summary Table.

Table 8-2835 DDRSS_PHY_1038 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5038h
Figure 8-1412 DDRSS_PHY_1038 Register
3130292827262524
RESERVEDPHY_ADR_CALVL_RANK_CTRL_0
R/W-XR/W-0h
2322212019181716
PHY_ADR_CALVL_SWIZZLE1_0
R/W-0h
15141312111098
PHY_ADR_CALVL_SWIZZLE1_0
R/W-0h
76543210
PHY_ADR_CALVL_SWIZZLE1_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2836 DDRSS_PHY_1038 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_ADR_CALVL_RANK_CTRL_0R/W0h

CA training rank aggregation control bits for address slice 0.

23-0PHY_ADR_CALVL_SWIZZLE1_0R/W0h

CA training RD DQ bit swizzle map 1 for address slice 0.

2.5.4.576 DDRSS_PHY_1039 Register (Offset = 503Ch) [reset = X]

DDRSS_PHY_1039 is shown in Figure 8-1413 and described in Table 8-2838.

Return to Summary Table.

Table 8-2837 DDRSS_PHY_1039 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 503Ch
Figure 8-1413 DDRSS_PHY_1039 Register
3130292827262524
RESERVEDPHY_ADR_CALVL_PERIODIC_START_OFFSET_0
R/W-XR/W-0h
2322212019181716
PHY_ADR_CALVL_PERIODIC_START_OFFSET_0
R/W-0h
15141312111098
RESERVEDPHY_ADR_CALVL_RESP_WAIT_CNT_0
R/W-XR/W-0h
76543210
RESERVEDPHY_ADR_CALVL_NUM_PATTERNS_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2838 DDRSS_PHY_1039 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_ADR_CALVL_PERIODIC_START_OFFSET_0R/W0h

Relative offset to start periodic CALVL from previous result

15-12RESERVEDR/WX
11-8PHY_ADR_CALVL_RESP_WAIT_CNT_0R/W0h

Number of samples to wait before sampling response during CA training for address slice 0.

7-2RESERVEDR/WX
1-0PHY_ADR_CALVL_NUM_PATTERNS_0R/W0h

Number of patterns to use during CA training for address slice 0.

2.5.4.577 DDRSS_PHY_1040 Register (Offset = 5040h) [reset = X]

DDRSS_PHY_1040 is shown in Figure 8-1414 and described in Table 8-2840.

Return to Summary Table.

Table 8-2839 DDRSS_PHY_1040 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5040h
Figure 8-1414 DDRSS_PHY_1040 Register
3130292827262524
RESERVEDPHY_ADR_CALVL_OBS_SELECT_0
R/W-XR/W-0h
2322212019181716
RESERVEDSC_PHY_ADR_CALVL_ERROR_CLR_0
R/W-XW-0h
15141312111098
RESERVEDSC_PHY_ADR_CALVL_DEBUG_CONT_0
R/W-XW-0h
76543210
RESERVEDPHY_ADR_CALVL_DEBUG_MODE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2840 DDRSS_PHY_1040 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_ADR_CALVL_OBS_SELECT_0R/W0h

CA bit lane to observe result from OBS0 during CA training for address slice 0.

23-17RESERVEDR/WX
16SC_PHY_ADR_CALVL_ERROR_CLR_0W0h

Clears the CA training state machine error status for address slice 0.
Set to 1 to trigger.
WRITE-ONLY

15-9RESERVEDR/WX
8SC_PHY_ADR_CALVL_DEBUG_CONT_0W0h

Allows the CA training state machine to advance (when in debug mode) for address slice 0.
Set to 1 to trigger.
WRITE-ONLY

7-1RESERVEDR/WX
0PHY_ADR_CALVL_DEBUG_MODE_0R/W0h

Enables CA training debug mode for address slice 0.
Set to 1 to enable.

2.5.4.578 DDRSS_PHY_1041 Register (Offset = 5044h) [reset = 0h]

DDRSS_PHY_1041 is shown in Figure 8-1415 and described in Table 8-2842.

Return to Summary Table.

Table 8-2841 DDRSS_PHY_1041 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5044h
Figure 8-1415 DDRSS_PHY_1041 Register
313029282726252423222120191817161514131211109876543210
PHY_ADR_CALVL_CH0_OBS0_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2842 DDRSS_PHY_1041 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_ADR_CALVL_CH0_OBS0_0R0h

Observation register for CA training for channel 0 slice 0.
READ-ONLY

2.5.4.579 DDRSS_PHY_1042 Register (Offset = 5048h) [reset = 0h]

DDRSS_PHY_1042 is shown in Figure 8-1416 and described in Table 8-2844.

Return to Summary Table.

Table 8-2843 DDRSS_PHY_1042 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5048h
Figure 8-1416 DDRSS_PHY_1042 Register
313029282726252423222120191817161514131211109876543210
PHY_ADR_CALVL_CH1_OBS0_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2844 DDRSS_PHY_1042 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_ADR_CALVL_CH1_OBS0_0R0h

Observation register for CA training for channel 1 slice 0.
READ-ONLY

2.5.4.580 DDRSS_PHY_1043 Register (Offset = 504Ch) [reset = 0h]

DDRSS_PHY_1043 is shown in Figure 8-1417 and described in Table 8-2846.

Return to Summary Table.

Table 8-2845 DDRSS_PHY_1043 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 504Ch
Figure 8-1417 DDRSS_PHY_1043 Register
313029282726252423222120191817161514131211109876543210
PHY_ADR_CALVL_OBS1_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2846 DDRSS_PHY_1043 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_ADR_CALVL_OBS1_0R0h

Observation register contains general CA training bits for slice 0.
READ-ONLY

2.5.4.581 DDRSS_PHY_1044 Register (Offset = 5050h) [reset = 0h]

DDRSS_PHY_1044 is shown in Figure 8-1418 and described in Table 8-2848.

Return to Summary Table.

Table 8-2847 DDRSS_PHY_1044 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5050h
Figure 8-1418 DDRSS_PHY_1044 Register
313029282726252423222120191817161514131211109876543210
PHY_ADR_CALVL_OBS2_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2848 DDRSS_PHY_1044 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_ADR_CALVL_OBS2_0R0h

Observation register contains periodic CA training bits for slice 0.
READ-ONLY

2.5.4.582 DDRSS_PHY_1045 Register (Offset = 5054h) [reset = X]

DDRSS_PHY_1045 is shown in Figure 8-1419 and described in Table 8-2850.

Return to Summary Table.

Table 8-2849 DDRSS_PHY_1045 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5054h
Figure 8-1419 DDRSS_PHY_1045 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_CALVL_FG_0_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2850 DDRSS_PHY_1045 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_ADR_CALVL_FG_0_0R/W0h

CA training foreground pattern 0 for address slice 0.

2.5.4.583 DDRSS_PHY_1046 Register (Offset = 5058h) [reset = X]

DDRSS_PHY_1046 is shown in Figure 8-1420 and described in Table 8-2852.

Return to Summary Table.

Table 8-2851 DDRSS_PHY_1046 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5058h
Figure 8-1420 DDRSS_PHY_1046 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_CALVL_BG_0_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2852 DDRSS_PHY_1046 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_ADR_CALVL_BG_0_0R/W0h

CA training background pattern 0 for address slice 0.

2.5.4.584 DDRSS_PHY_1047 Register (Offset = 505Ch) [reset = X]

DDRSS_PHY_1047 is shown in Figure 8-1421 and described in Table 8-2854.

Return to Summary Table.

Table 8-2853 DDRSS_PHY_1047 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 505Ch
Figure 8-1421 DDRSS_PHY_1047 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_CALVL_FG_1_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2854 DDRSS_PHY_1047 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_ADR_CALVL_FG_1_0R/W0h

CA training foreground pattern 1 for address slice 0.

2.5.4.585 DDRSS_PHY_1048 Register (Offset = 5060h) [reset = X]

DDRSS_PHY_1048 is shown in Figure 8-1422 and described in Table 8-2856.

Return to Summary Table.

Table 8-2855 DDRSS_PHY_1048 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5060h
Figure 8-1422 DDRSS_PHY_1048 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_CALVL_BG_1_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2856 DDRSS_PHY_1048 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_ADR_CALVL_BG_1_0R/W0h

CA training background pattern 1 for address slice 0.

2.5.4.586 DDRSS_PHY_1049 Register (Offset = 5064h) [reset = X]

DDRSS_PHY_1049 is shown in Figure 8-1423 and described in Table 8-2858.

Return to Summary Table.

Table 8-2857 DDRSS_PHY_1049 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5064h
Figure 8-1423 DDRSS_PHY_1049 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_CALVL_FG_2_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2858 DDRSS_PHY_1049 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_ADR_CALVL_FG_2_0R/W0h

CA training foreground pattern 2 for address slice 0.

2.5.4.587 DDRSS_PHY_1050 Register (Offset = 5068h) [reset = X]

DDRSS_PHY_1050 is shown in Figure 8-1424 and described in Table 8-2860.

Return to Summary Table.

Table 8-2859 DDRSS_PHY_1050 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5068h
Figure 8-1424 DDRSS_PHY_1050 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_CALVL_BG_2_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2860 DDRSS_PHY_1050 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_ADR_CALVL_BG_2_0R/W0h

CA training background pattern 2 for address slice 0.

2.5.4.588 DDRSS_PHY_1051 Register (Offset = 506Ch) [reset = X]

DDRSS_PHY_1051 is shown in Figure 8-1425 and described in Table 8-2862.

Return to Summary Table.

Table 8-2861 DDRSS_PHY_1051 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 506Ch
Figure 8-1425 DDRSS_PHY_1051 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_CALVL_FG_3_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2862 DDRSS_PHY_1051 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_ADR_CALVL_FG_3_0R/W0h

CA training foreground pattern 3 for address slice 0.

2.5.4.589 DDRSS_PHY_1052 Register (Offset = 5070h) [reset = X]

DDRSS_PHY_1052 is shown in Figure 8-1426 and described in Table 8-2864.

Return to Summary Table.

Table 8-2863 DDRSS_PHY_1052 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5070h
Figure 8-1426 DDRSS_PHY_1052 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_CALVL_BG_3_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2864 DDRSS_PHY_1052 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_ADR_CALVL_BG_3_0R/W0h

CA training background pattern 3 for address slice 0.

2.5.4.590 DDRSS_PHY_1053 Register (Offset = 5074h) [reset = X]

DDRSS_PHY_1053 is shown in Figure 8-1427 and described in Table 8-2866.

Return to Summary Table.

Table 8-2865 DDRSS_PHY_1053 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5074h
Figure 8-1427 DDRSS_PHY_1053 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_ADR_ADDR_SEL_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2866 DDRSS_PHY_1053 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDR/WX
23-0PHY_ADR_ADDR_SEL_0R/W0h

Selects which DFI address pins connect to which CA pins for LPDDR3/4 for address slice 0.

2.5.4.591 DDRSS_PHY_1054 Register (Offset = 5078h) [reset = X]

DDRSS_PHY_1054 is shown in Figure 8-1428 and described in Table 8-2868.

Return to Summary Table.

Table 8-2867 DDRSS_PHY_1054 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5078h
Figure 8-1428 DDRSS_PHY_1054 Register
3130292827262524
RESERVEDPHY_ADR_SEG_MASK_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_ADR_BIT_MASK_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADR_LP4_BOOT_SLV_DELAY_0
R/W-XR/W-0h
76543210
PHY_ADR_LP4_BOOT_SLV_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2868 DDRSS_PHY_1054 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_ADR_SEG_MASK_0R/W0h

Segment mask bit for address slice 0.
Set to 1 to indicate that the bit is either CA 4 or CA 9.

23-22RESERVEDR/WX
21-16PHY_ADR_BIT_MASK_0R/W0h

Mask bit for address slice 0.
Set to 1 to indicate that the bit is used.

15-10RESERVEDR/WX
9-0PHY_ADR_LP4_BOOT_SLV_DELAY_0R/W0h

Address slave delay setting during the LPDDR4 boot frequency operation for address slice 0.

2.5.4.592 DDRSS_PHY_1055 Register (Offset = 507Ch) [reset = X]

DDRSS_PHY_1055 is shown in Figure 8-1429 and described in Table 8-2870.

Return to Summary Table.

Table 8-2869 DDRSS_PHY_1055 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 507Ch
Figure 8-1429 DDRSS_PHY_1055 Register
3130292827262524
RESERVEDPHY_ADR_SW_TXIO_CTRL_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_ADR_STATIC_TOG_DISABLE_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADR_CSLVL_TRAIN_MASK_0
R/W-XR/W-0h
76543210
RESERVEDPHY_ADR_CALVL_TRAIN_MASK_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2870 DDRSS_PHY_1055 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_ADR_SW_TXIO_CTRL_0R/W0h

Controls address pad output enable for address slice 0.
Set to 1 to disable output enable.

23-20RESERVEDR/WX
19-16PHY_ADR_STATIC_TOG_DISABLE_0R/W0h

Toggle control during static activity for address slice 0.
Set bit to dsiable toggling, bit
0: Write path delay line, bit
1: Read path delay line, bit
2: Read data path, bit
3: clk_phy, bit
4: master delay line.

15-14RESERVEDR/WX
13-8PHY_ADR_CSLVL_TRAIN_MASK_0R/W0h

Mask bit for CS training participation for address slice 0.
Set to 1 to indicate that the bit is participating in CS training.

7-6RESERVEDR/WX
5-0PHY_ADR_CALVL_TRAIN_MASK_0R/W0h

Mask bit for CA training participation for address slice 0.
Set to 1 to indicate that the bit is participating in CA training.

2.5.4.593 DDRSS_PHY_1056 Register (Offset = 5080h) [reset = X]

DDRSS_PHY_1056 is shown in Figure 8-1430 and described in Table 8-2872.

Return to Summary Table.

Table 8-2871 DDRSS_PHY_1056 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5080h
Figure 8-1430 DDRSS_PHY_1056 Register
3130292827262524
PHY_ADR_DC_ADR2_CLK_ADJUST_0
R/W-20h
2322212019181716
PHY_ADR_DC_ADR1_CLK_ADJUST_0
R/W-20h
15141312111098
PHY_ADR_DC_ADR0_CLK_ADJUST_0
R/W-20h
76543210
RESERVEDPHY_ADR_DC_INIT_DISABLE_0
R/W-XR/W-3h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2872 DDRSS_PHY_1056 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_ADR_DC_ADR2_CLK_ADJUST_0R/W20h

Adjust value of Clock Duty Cycle Adjuster lane 2 for address slice 0.

23-16PHY_ADR_DC_ADR1_CLK_ADJUST_0R/W20h

Adjust value of Clock Duty Cycle Adjuster lane 1 for address slice 0.

15-8PHY_ADR_DC_ADR0_CLK_ADJUST_0R/W20h

Adjust value of Clock Duty Cycle Adjuster lane 0 for address slice 0.

7-2RESERVEDR/WX
1-0PHY_ADR_DC_INIT_DISABLE_0R/W3h

Duty Cycle Corrector disable at initialization for address slice 0.
Set to 1 to disable, bit (1) controls data path, bit (0) controls clock path.

2.5.4.594 DDRSS_PHY_1057 Register (Offset = 5084h) [reset = X]

DDRSS_PHY_1057 is shown in Figure 8-1431 and described in Table 8-2874.

Return to Summary Table.

Table 8-2873 DDRSS_PHY_1057 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5084h
Figure 8-1431 DDRSS_PHY_1057 Register
3130292827262524
RESERVEDPHY_ADR_DCC_RXCAL_CTRL_GATE_DISABLE_0
R/W-XR/W-0h
2322212019181716
PHY_ADR_DC_ADR5_CLK_ADJUST_0
R/W-20h
15141312111098
PHY_ADR_DC_ADR4_CLK_ADJUST_0
R/W-20h
76543210
PHY_ADR_DC_ADR3_CLK_ADJUST_0
R/W-20h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2874 DDRSS_PHY_1057 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_ADR_DCC_RXCAL_CTRL_GATE_DISABLE_0R/W0h

DCC and RX_CAL clk gate disable for address slice 0.
1 = disable clk gate.

23-16PHY_ADR_DC_ADR5_CLK_ADJUST_0R/W20h

Adjust value of Clock Duty Cycle Adjuster lane 5 for address slice 0.

15-8PHY_ADR_DC_ADR4_CLK_ADJUST_0R/W20h

Adjust value of Clock Duty Cycle Adjuster lane 4 for address slice 0.

7-0PHY_ADR_DC_ADR3_CLK_ADJUST_0R/W20h

Adjust value of Clock Duty Cycle Adjuster lane 3 for address slice 0.

2.5.4.595 DDRSS_PHY_1058 Register (Offset = 5088h) [reset = X]

DDRSS_PHY_1058 is shown in Figure 8-1432 and described in Table 8-2876.

Return to Summary Table.

Table 8-2875 DDRSS_PHY_1058 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5088h
Figure 8-1432 DDRSS_PHY_1058 Register
3130292827262524
RESERVEDPHY_ADR_DC_ADJUST_START_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_ADR_DC_WEIGHT_0
R/W-XR/W-0h
15141312111098
PHY_ADR_DC_CAL_TIMEOUT_0
R/W-0h
76543210
PHY_ADR_DC_CAL_SAMPLE_WAIT_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2876 DDRSS_PHY_1058 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_ADR_DC_ADJUST_START_0R/W0h

DCC calibration starting value for address slice 0.

23-18RESERVEDR/WX
17-16PHY_ADR_DC_WEIGHT_0R/W0h

DCC weighting factor base value for address slice 0.

15-8PHY_ADR_DC_CAL_TIMEOUT_0R/W0h

DCC number of iterations to wait before timeout for address slice 0.

7-0PHY_ADR_DC_CAL_SAMPLE_WAIT_0R/W0h

DCC cycles to wait after calibration change before sampling results for address slice 0.

2.5.4.596 DDRSS_PHY_1059 Register (Offset = 508Ch) [reset = X]

DDRSS_PHY_1059 is shown in Figure 8-1433 and described in Table 8-2878.

Return to Summary Table.

Table 8-2877 DDRSS_PHY_1059 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 508Ch
Figure 8-1433 DDRSS_PHY_1059 Register
3130292827262524
RESERVEDPHY_ADR_DC_CAL_POLARITY_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_ADR_DC_ADJUST_DIRECT_0
R/W-XR/W-0h
15141312111098
PHY_ADR_DC_ADJUST_THRSHLD_0
R/W-0h
76543210
PHY_ADR_DC_ADJUST_SAMPLE_CNT_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2878 DDRSS_PHY_1059 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_ADR_DC_CAL_POLARITY_0R/W0h

DCC calibration polarity for address slice 0.

23-17RESERVEDR/WX
16PHY_ADR_DC_ADJUST_DIRECT_0R/W0h

DCC adjust direction for address slice 0.

15-8PHY_ADR_DC_ADJUST_THRSHLD_0R/W0h

DCC adjust threshold around the mid-point for address slice 0.

7-0PHY_ADR_DC_ADJUST_SAMPLE_CNT_0R/W0h

DCC number of samples to take for address slice 0.

2.5.4.597 DDRSS_PHY_1060 Register (Offset = 5090h) [reset = X]

DDRSS_PHY_1060 is shown in Figure 8-1434 and described in Table 8-2880.

Return to Summary Table.

Table 8-2879 DDRSS_PHY_1060 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5090h
Figure 8-1434 DDRSS_PHY_1060 Register
3130292827262524
RESERVEDPHY_PARITY_ERROR_REGIF_ADR_0
R/W-XR/W-0h
2322212019181716
PHY_PARITY_ERROR_REGIF_ADR_0
R/W-0h
15141312111098
RESERVEDPHY_ADR_SW_TXPWR_CTRL_0
R/W-XR/W-0h
76543210
RESERVEDPHY_ADR_DC_CAL_START_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2880 DDRSS_PHY_1060 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_PARITY_ERROR_REGIF_ADR_0R/W0h

Inject parity error to register interface signals for address slice 0.

15-14RESERVEDR/WX
13-8PHY_ADR_SW_TXPWR_CTRL_0R/W0h

Disable address output enables in deep sleep mode for address slice 0.

7-1RESERVEDR/WX
0PHY_ADR_DC_CAL_START_0R/W0h

DCC Manual trigger for address slice 0.

2.5.4.598 DDRSS_PHY_1061 Register (Offset = 5094h) [reset = X]

DDRSS_PHY_1061 is shown in Figure 8-1435 and described in Table 8-2882.

Return to Summary Table.

Table 8-2881 DDRSS_PHY_1061 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5094h
Figure 8-1435 DDRSS_PHY_1061 Register
3130292827262524
RESERVEDPHY_AS_FSM_ERROR_INFO_MASK_0
R/W-XR/W-0h
2322212019181716
PHY_AS_FSM_ERROR_INFO_MASK_0
R/W-0h
15141312111098
RESERVEDPHY_AS_FSM_ERROR_INFO_0
R/W-XR-0h
76543210
PHY_AS_FSM_ERROR_INFO_0
R-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-2882 DDRSS_PHY_1061 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16PHY_AS_FSM_ERROR_INFO_MASK_0R/W0h

FSM Error Info Mask for address slice 0.

15-9RESERVEDR/WX
8-0PHY_AS_FSM_ERROR_INFO_0R0h

FSM Error Info for address slice 0.
READ-ONLY

2.5.4.599 DDRSS_PHY_1062 Register (Offset = 5098h) [reset = X]

DDRSS_PHY_1062 is shown in Figure 8-1436 and described in Table 8-2884.

Return to Summary Table.

Table 8-2883 DDRSS_PHY_1062 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5098h
Figure 8-1436 DDRSS_PHY_1062 Register
3130292827262524
RESERVEDPHY_AS_TRAIN_CALIB_ERROR_INFO_MASK_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_AS_TRAIN_CALIB_ERROR_INFO_0
R/W-XR-0h
15141312111098
RESERVEDSC_PHY_AS_FSM_ERROR_INFO_WOCLR_0
R/W-XW-0h
76543210
SC_PHY_AS_FSM_ERROR_INFO_WOCLR_0
W-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2884 DDRSS_PHY_1062 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_AS_TRAIN_CALIB_ERROR_INFO_MASK_0R/W0h

Training/Calibration Error Info Mask for address slice 0.

23-17RESERVEDR/WX
16PHY_AS_TRAIN_CALIB_ERROR_INFO_0R0h

Training/Calibration Error Info for address slice 0.
READ-ONLY

15-9RESERVEDR/WX
8-0SC_PHY_AS_FSM_ERROR_INFO_WOCLR_0W0h

FSM Error Info clear for address slice 0.
WRITE-ONLY

2.5.4.600 DDRSS_PHY_1063 Register (Offset = 509Ch) [reset = X]

DDRSS_PHY_1063 is shown in Figure 8-1437 and described in Table 8-2886.

Return to Summary Table.

Table 8-2885 DDRSS_PHY_1063 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 509Ch
Figure 8-1437 DDRSS_PHY_1063 Register
3130292827262524
RESERVED
W-X
2322212019181716
RESERVED
W-X
15141312111098
RESERVED
W-X
76543210
RESERVEDSC_PHY_AS_TRAIN_CALIB_ERROR_INFO_WOCLR_0
W-XW-0h
LEGEND: W = Write Only; -n = value after reset
Table 8-2886 DDRSS_PHY_1063 Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDWX
0SC_PHY_AS_TRAIN_CALIB_ERROR_INFO_WOCLR_0W0h

Training/Calibration Error Info clear for address slice 0.
WRITE-ONLY

2.5.4.601 DDRSS_PHY_1064 Register (Offset = 50A0h) [reset = X]

DDRSS_PHY_1064 is shown in Figure 8-1438 and described in Table 8-2888.

Return to Summary Table.

Table 8-2887 DDRSS_PHY_1064 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50A0h
Figure 8-1438 DDRSS_PHY_1064 Register
3130292827262524
RESERVEDPHY_PAD_ADR_IO_CFG_0
R/W-XR/W-0h
2322212019181716
PHY_PAD_ADR_IO_CFG_0
R/W-0h
15141312111098
RESERVEDPHY_ADR_DC_CAL_CLK_SEL_0
R/W-XR/W-0h
76543210
PHY_ADR_TSEL_SELECT_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2888 DDRSS_PHY_1064 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_PAD_ADR_IO_CFG_0R/W0h

Controls I/O pads for address pad for address slice 0.
Bits (
10:5) = Park value, bits (4) park override, bits (
2:0) clk divider.

15-11RESERVEDR/WX
10-8PHY_ADR_DC_CAL_CLK_SEL_0R/W0h

DCC CAL clock for address slice 0.

7-0PHY_ADR_TSEL_SELECT_0R/W0h

Tsel select values for address slice 0.

2.5.4.602 DDRSS_PHY_1065 Register (Offset = 50A4h) [reset = X]

DDRSS_PHY_1065 is shown in Figure 8-1439 and described in Table 8-2890.

Return to Summary Table.

Table 8-2889 DDRSS_PHY_1065 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50A4h
Figure 8-1439 DDRSS_PHY_1065 Register
3130292827262524
RESERVEDPHY_ADR1_SW_WRADDR_SHIFT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_ADR0_CLK_WR_SLAVE_DELAY_0
R/W-XR/W-0h
15141312111098
PHY_ADR0_CLK_WR_SLAVE_DELAY_0
R/W-0h
76543210
RESERVEDPHY_ADR0_SW_WRADDR_SHIFT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2890 DDRSS_PHY_1065 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_ADR1_SW_WRADDR_SHIFT_0R/W0h

Manual override of CA bit 1 of automatic half_cycle_shift/cycle_shift for address slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) is the cycle_shift value.
For bits (
4:3), clear to 0x0 for no offset, program to 0x1 for -1 cycle, program to 0x2 for +1 cycle, or program to 0x3 for -2 cycles.

23-19RESERVEDR/WX
18-8PHY_ADR0_CLK_WR_SLAVE_DELAY_0R/W0h

CA bit 0 slave delay setting for address slice 0.

7-5RESERVEDR/WX
4-0PHY_ADR0_SW_WRADDR_SHIFT_0R/W0h

Manual override of CA bit 0 of automatic half_cycle_shift/cycle_shift for address slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) is the cycle_shift value.
For bits (
4:3), clear to 0x0 for no offset, program to 0x1 for -1 cycle, program to 0x2 for +1 cycle, or program to 0x3 for -2 cycles.

2.5.4.603 DDRSS_PHY_1066 Register (Offset = 50A8h) [reset = X]

DDRSS_PHY_1066 is shown in Figure 8-1440 and described in Table 8-2892.

Return to Summary Table.

Table 8-2891 DDRSS_PHY_1066 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50A8h
Figure 8-1440 DDRSS_PHY_1066 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_ADR2_SW_WRADDR_SHIFT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADR1_CLK_WR_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_ADR1_CLK_WR_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2892 DDRSS_PHY_1066 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16PHY_ADR2_SW_WRADDR_SHIFT_0R/W0h

Manual override of CA bit 2 of automatic half_cycle_shift/cycle_shift for address slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) is the cycle_shift value.
For bits (
4:3), clear to 0x0 for no offset, program to 0x1 for -1 cycle, program to 0x2 for +1 cycle, or program to 0x3 for -2 cycles.

15-11RESERVEDR/WX
10-0PHY_ADR1_CLK_WR_SLAVE_DELAY_0R/W0h

CA bit 1 slave delay setting for address slice 0.

2.5.4.604 DDRSS_PHY_1067 Register (Offset = 50ACh) [reset = X]

DDRSS_PHY_1067 is shown in Figure 8-1441 and described in Table 8-2894.

Return to Summary Table.

Table 8-2893 DDRSS_PHY_1067 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50ACh
Figure 8-1441 DDRSS_PHY_1067 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_ADR3_SW_WRADDR_SHIFT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADR2_CLK_WR_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_ADR2_CLK_WR_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2894 DDRSS_PHY_1067 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16PHY_ADR3_SW_WRADDR_SHIFT_0R/W0h

Manual override of CA bit 3 of automatic half_cycle_shift/cycle_shift for address slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) is the cycle_shift value.
For bits (
4:3), clear to 0x0 for no offset, program to 0x1 for -1 cycle, program to 0x2 for +1 cycle, or program to 0x3 for -2 cycles.

15-11RESERVEDR/WX
10-0PHY_ADR2_CLK_WR_SLAVE_DELAY_0R/W0h

CA bit 2 slave delay setting for address slice 0.

2.5.4.605 DDRSS_PHY_1068 Register (Offset = 50B0h) [reset = X]

DDRSS_PHY_1068 is shown in Figure 8-1442 and described in Table 8-2896.

Return to Summary Table.

Table 8-2895 DDRSS_PHY_1068 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50B0h
Figure 8-1442 DDRSS_PHY_1068 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_ADR4_SW_WRADDR_SHIFT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADR3_CLK_WR_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_ADR3_CLK_WR_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2896 DDRSS_PHY_1068 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16PHY_ADR4_SW_WRADDR_SHIFT_0R/W0h

Manual override of CA bit 4 of automatic half_cycle_shift/cycle_shift for address slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) is the cycle_shift value.
For bits (
4:3), clear to 0x0 for no offset, program to 0x1 for -1 cycle, program to 0x2 for +1 cycle, or program to 0x3 for -2 cycles.

15-11RESERVEDR/WX
10-0PHY_ADR3_CLK_WR_SLAVE_DELAY_0R/W0h

CA bit 3 slave delay setting for address slice 0.

2.5.4.606 DDRSS_PHY_1069 Register (Offset = 50B4h) [reset = X]

DDRSS_PHY_1069 is shown in Figure 8-1443 and described in Table 8-2898.

Return to Summary Table.

Table 8-2897 DDRSS_PHY_1069 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50B4h
Figure 8-1443 DDRSS_PHY_1069 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_ADR5_SW_WRADDR_SHIFT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADR4_CLK_WR_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_ADR4_CLK_WR_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2898 DDRSS_PHY_1069 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16PHY_ADR5_SW_WRADDR_SHIFT_0R/W0h

Manual override of CA bit 5 of automatic half_cycle_shift/cycle_shift for address slice 0.
Bit (0) enables override of half_cycle_shift.
Bit (1) is the half_cycle_shift value.
Bit (2) enables override of cycle shift.
Bits (
4:3) is the cycle_shift value.
For bits (
4:3), clear to 0x0 for no offset, program to 0x1 for -1 cycle, program to 0x2 for +1 cycle, or program to 0x3 for -2 cycles.

15-11RESERVEDR/WX
10-0PHY_ADR4_CLK_WR_SLAVE_DELAY_0R/W0h

CA bit 4 slave delay setting for address slice 0.

2.5.4.607 DDRSS_PHY_1070 Register (Offset = 50B8h) [reset = X]

DDRSS_PHY_1070 is shown in Figure 8-1444 and described in Table 8-2900.

Return to Summary Table.

Table 8-2899 DDRSS_PHY_1070 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50B8h
Figure 8-1444 DDRSS_PHY_1070 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_ADR_SW_MASTER_MODE_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADR5_CLK_WR_SLAVE_DELAY_0
R/W-XR/W-0h
76543210
PHY_ADR5_CLK_WR_SLAVE_DELAY_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2900 DDRSS_PHY_1070 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-16PHY_ADR_SW_MASTER_MODE_0R/W0h

Master delay line override settings for address slice 0.
Bit (0) enables software half clock mode.
Bit (1) is the software half clock mode value.
Bit (2) enables software bypass mode.
Bit (3) is the software bypass mode value.

15-11RESERVEDR/WX
10-0PHY_ADR5_CLK_WR_SLAVE_DELAY_0R/W0h

CA bit 5 slave delay setting for address slice 0.

2.5.4.608 DDRSS_PHY_1071 Register (Offset = 50BCh) [reset = X]

DDRSS_PHY_1071 is shown in Figure 8-1445 and described in Table 8-2902.

Return to Summary Table.

Table 8-2901 DDRSS_PHY_1071 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50BCh
Figure 8-1445 DDRSS_PHY_1071 Register
3130292827262524
PHY_ADR_MASTER_DELAY_WAIT_0
R/W-0h
2322212019181716
RESERVEDPHY_ADR_MASTER_DELAY_STEP_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADR_MASTER_DELAY_START_0
R/W-XR/W-0h
76543210
PHY_ADR_MASTER_DELAY_START_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2902 DDRSS_PHY_1071 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_ADR_MASTER_DELAY_WAIT_0R/W0h

Wait cycles for master delay line locking algorithm for address slice 0.
Bits (
3:0) is the cycle wait count after a calibration clock setting change.
Bits (
7:4) is the cycle wait count after a master delay setting change.

23-22RESERVEDR/WX
21-16PHY_ADR_MASTER_DELAY_STEP_0R/W0h

Incremental step size for master delay line locking algorithm for address slice 0.

15-11RESERVEDR/WX
10-0PHY_ADR_MASTER_DELAY_START_0R/W0h

Start value for master delay line locking algorithm for address slice 0.

2.5.4.609 DDRSS_PHY_1072 Register (Offset = 50C0h) [reset = X]

DDRSS_PHY_1072 is shown in Figure 8-1446 and described in Table 8-2904.

Return to Summary Table.

Table 8-2903 DDRSS_PHY_1072 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50C0h
Figure 8-1446 DDRSS_PHY_1072 Register
3130292827262524
RESERVEDPHY_ADR_SW_CALVL_DVW_MIN_EN_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_ADR_SW_CALVL_DVW_MIN_0
R/W-XR/W-0h
15141312111098
PHY_ADR_SW_CALVL_DVW_MIN_0
R/W-0h
76543210
PHY_ADR_MASTER_DELAY_HALF_MEASURE_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2904 DDRSS_PHY_1072 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_ADR_SW_CALVL_DVW_MIN_EN_0R/W0h

Enables the software override data valid window size during CA training for address slice 0.

23-18RESERVEDR/WX
17-8PHY_ADR_SW_CALVL_DVW_MIN_0R/W0h

Sets the software override data valid window size during CA training for address slice 0.

7-0PHY_ADR_MASTER_DELAY_HALF_MEASURE_0R/W0h

Defines the number of delay line elements to be considered in determing whether to lock to a half clock cycle for the master in address slice 0

2.5.4.610 DDRSS_PHY_1073 Register (Offset = 50C4h) [reset = X]

DDRSS_PHY_1073 is shown in Figure 8-1447 and described in Table 8-2906.

Return to Summary Table.

Table 8-2905 DDRSS_PHY_1073 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50C4h
Figure 8-1447 DDRSS_PHY_1073 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_ADR_CALVL_DLY_STEP_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2906 DDRSS_PHY_1073 Register Field Descriptions
BitFieldTypeResetDescription
31-4RESERVEDR/WX
3-0PHY_ADR_CALVL_DLY_STEP_0R/W0h

Sets the delay step size plus 1 during CA training for address slice 0.

2.5.4.611 DDRSS_PHY_1074 Register (Offset = 50C8h) [reset = X]

DDRSS_PHY_1074 is shown in Figure 8-1448 and described in Table 8-2908.

Return to Summary Table.

Table 8-2907 DDRSS_PHY_1074 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50C8h
Figure 8-1448 DDRSS_PHY_1074 Register
3130292827262524
RESERVEDPHY_ADR_DC_INIT_SLV_DELAY_0
R/W-XR/W-0h
2322212019181716
PHY_ADR_DC_INIT_SLV_DELAY_0
R/W-0h
15141312111098
RESERVEDPHY_ADR_MEAS_DLY_STEP_ENABLE_0
R/W-XR/W-0h
76543210
RESERVEDPHY_ADR_CALVL_CAPTURE_CNT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2908 DDRSS_PHY_1074 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_ADR_DC_INIT_SLV_DELAY_0R/W0h

DCC initialization value of write ADDR slave delay for address slice 0.

15-9RESERVEDR/WX
8PHY_ADR_MEAS_DLY_STEP_ENABLE_0R/W0h

Enables delay parameter setting using phy_adr_meas_dly_step_value for address slice 0.

7-4RESERVEDR/WX
3-0PHY_ADR_CALVL_CAPTURE_CNT_0R/W0h

Number of samples to take at each ADDR slave delay setting during CA training for address slice 0.

2.5.4.612 DDRSS_PHY_1075 Register (Offset = 50CCh) [reset = X]

DDRSS_PHY_1075 is shown in Figure 8-1449 and described in Table 8-2910.

Return to Summary Table.

Table 8-2909 DDRSS_PHY_1075 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 50CCh
Figure 8-1449 DDRSS_PHY_1075 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
PHY_ADR_DC_DM_CLK_THRSHLD_0
R/W-0h
76543210
RESERVEDPHY_ADR_DC_CALVL_ENABLE_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2910 DDRSS_PHY_1075 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR/WX
15-8PHY_ADR_DC_DM_CLK_THRSHLD_0R/W0h

DCC clock measurement cell threshold offset for address slice 0.

7-1RESERVEDR/WX
0PHY_ADR_DC_CALVL_ENABLE_0R/W0h

DCC enable duty cycle adjust during CA leveling for address slice 0.

2.5.4.613 DDRSS_PHY_1280 Register (Offset = 5400h) [reset = X]

DDRSS_PHY_1280 is shown in Figure 8-1450 and described in Table 8-2912.

Return to Summary Table.

Table 8-2911 DDRSS_PHY_1280 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5400h
Figure 8-1450 DDRSS_PHY_1280 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_FREQ_SEL
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2912 DDRSS_PHY_1280 Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR/WX
1-0PHY_FREQ_SELR/W0h

Specifies which copy of the frequency-dependent timing parameters will be used by the PHY.

2.5.4.614 DDRSS_PHY_1281 Register (Offset = 5404h) [reset = X]

DDRSS_PHY_1281 is shown in Figure 8-1451 and described in Table 8-2914.

Return to Summary Table.

Table 8-2913 DDRSS_PHY_1281 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5404h
Figure 8-1451 DDRSS_PHY_1281 Register
3130292827262524
RESERVEDPHY_SW_GRP0_SHIFT_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_FREQ_SEL_INDEX
R/W-XR/W-0h
15141312111098
RESERVEDPHY_FREQ_SEL_MULTICAST_EN
R/W-XR/W-1h
76543210
RESERVEDPHY_FREQ_SEL_FROM_REGIF
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2914 DDRSS_PHY_1281 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_SW_GRP0_SHIFT_0R/W0h

Address slice slave delay setting for address slice 4.

23-18RESERVEDR/WX
17-16PHY_FREQ_SEL_INDEXR/W0h

Selects which frequency set to update when PHY_FREQ_SEL_MULTICAST_EN is not set.

15-9RESERVEDR/WX
8PHY_FREQ_SEL_MULTICAST_ENR/W1h

When set, a register write will update parameters for all frequency sets simultaneously.
Set to 1 to enable.

7-1RESERVEDR/WX
0PHY_FREQ_SEL_FROM_REGIFR/W0h

Indicates which source is used to select the frequency copy.
When set to 1, the frequency select source is given by parameter PHY_FREQ_SEL from register I/F.
When cleared to 0, the frequency select source is the PHY input signal dfi_frequency

2.5.4.615 DDRSS_PHY_1282 Register (Offset = 5408h) [reset = X]

DDRSS_PHY_1282 is shown in Figure 8-1452 and described in Table 8-2916.

Return to Summary Table.

Table 8-2915 DDRSS_PHY_1282 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5408h
Figure 8-1452 DDRSS_PHY_1282 Register
3130292827262524
RESERVEDPHY_SW_GRP0_SHIFT_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_GRP3_SHIFT_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_GRP2_SHIFT_0
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_GRP1_SHIFT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2916 DDRSS_PHY_1282 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_SW_GRP0_SHIFT_1R/W0h

Address slice slave delay setting for address slice 4.

23-21RESERVEDR/WX
20-16PHY_SW_GRP3_SHIFT_0R/W0h

Address slice slave delay setting for address slice 4.

15-13RESERVEDR/WX
12-8PHY_SW_GRP2_SHIFT_0R/W0h

Address slice slave delay setting for address slice 4.

7-5RESERVEDR/WX
4-0PHY_SW_GRP1_SHIFT_0R/W0h

Address slice slave delay setting for address slice 4.

2.5.4.616 DDRSS_PHY_1283 Register (Offset = 540Ch) [reset = X]

DDRSS_PHY_1283 is shown in Figure 8-1453 and described in Table 8-2918.

Return to Summary Table.

Table 8-2917 DDRSS_PHY_1283 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 540Ch
Figure 8-1453 DDRSS_PHY_1283 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_SW_GRP3_SHIFT_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_GRP2_SHIFT_1
R/W-XR/W-0h
76543210
RESERVEDPHY_SW_GRP1_SHIFT_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2918 DDRSS_PHY_1283 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16PHY_SW_GRP3_SHIFT_1R/W0h

Address slice slave delay setting for address slice 4.

15-13RESERVEDR/WX
12-8PHY_SW_GRP2_SHIFT_1R/W0h

Address slice slave delay setting for address slice 4.

7-5RESERVEDR/WX
4-0PHY_SW_GRP1_SHIFT_1R/W0h

Address slice slave delay setting for address slice 4.

2.5.4.617 DDRSS_PHY_1284 Register (Offset = 5410h) [reset = X]

DDRSS_PHY_1284 is shown in Figure 8-1454 and described in Table 8-2920.

Return to Summary Table.

Table 8-2919 DDRSS_PHY_1284 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5410h
Figure 8-1454 DDRSS_PHY_1284 Register
3130292827262524
RESERVEDPHY_GRP_BYPASS_OVERRIDE
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_GRP_BYPASS_SHIFT
R/W-XR/W-0h
15141312111098
RESERVEDPHY_GRP_BYPASS_SLAVE_DELAY
R/W-XR/W-0h
76543210
PHY_GRP_BYPASS_SLAVE_DELAY
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2920 DDRSS_PHY_1284 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_GRP_BYPASS_OVERRIDER/W0h

Address/control group slice bypass mode override setting.

23-21RESERVEDR/WX
20-16PHY_SW_GRP_BYPASS_SHIFTR/W0h

Address/control group slice bypass mode shift settings.

15-11RESERVEDR/WX
10-0PHY_GRP_BYPASS_SLAVE_DELAYR/W0h

Address/control group slice bypass mode slave delay setting.

2.5.4.618 DDRSS_PHY_1285 Register (Offset = 5414h) [reset = X]

DDRSS_PHY_1285 is shown in Figure 8-1455 and described in Table 8-2922.

Return to Summary Table.

Table 8-2921 DDRSS_PHY_1285 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5414h
Figure 8-1455 DDRSS_PHY_1285 Register
3130292827262524
RESERVEDPHY_CSLVL_START
R/W-XR/W-0h
2322212019181716
PHY_CSLVL_START
R/W-0h
15141312111098
RESERVEDPHY_MANUAL_UPDATE_PHYUPD_ENABLE
R/W-XR/W-0h
76543210
RESERVEDSC_PHY_MANUAL_UPDATE
R/W-XW-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2922 DDRSS_PHY_1285 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_CSLVL_STARTR/W0h

Defines the CS training DDL start value.

15-9RESERVEDR/WX
8PHY_MANUAL_UPDATE_PHYUPD_ENABLER/W0h

Manual update selection of all slave delay line settings.
Set 1 to assert phyupd_req and wait phyupd_ack to update delay line, set 0 to update delay line directly.

7-1RESERVEDR/WX
0SC_PHY_MANUAL_UPDATEW0h

Manual update of all slave delay line settings.
Set to 1 to trigger.
WRITE-ONLY

2.5.4.619 DDRSS_PHY_1286 Register (Offset = 5418h) [reset = X]

DDRSS_PHY_1286 is shown in Figure 8-1456 and described in Table 8-2924.

Return to Summary Table.

Table 8-2923 DDRSS_PHY_1286 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5418h
Figure 8-1456 DDRSS_PHY_1286 Register
3130292827262524
RESERVEDSC_PHY_CSLVL_DEBUG_CONT
R/W-XW-0h
2322212019181716
RESERVEDPHY_CSLVL_DEBUG_MODE
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CSLVL_COARSE_DLY
R/W-XR/W-0h
76543210
PHY_CSLVL_COARSE_DLY
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2924 DDRSS_PHY_1286 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24SC_PHY_CSLVL_DEBUG_CONTW0h

Allows the CS training state machine to advance (when in debug mode).
Set to 1 to trigger.
WRITE-ONLY

23-17RESERVEDR/WX
16PHY_CSLVL_DEBUG_MODER/W0h

Enables CS training debug mode.
Set to 1 to enable.

15-11RESERVEDR/WX
10-0PHY_CSLVL_COARSE_DLYR/W0h

Defines the CS training DDL coarse cycle delay value.

2.5.4.620 DDRSS_PHY_1287 Register (Offset = 541Ch) [reset = X]

DDRSS_PHY_1287 is shown in Figure 8-1457 and described in Table 8-2926.

Return to Summary Table.

Table 8-2925 DDRSS_PHY_1287 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 541Ch
Figure 8-1457 DDRSS_PHY_1287 Register
3130292827262524
RESERVED
W-X
2322212019181716
RESERVED
W-X
15141312111098
RESERVED
W-X
76543210
RESERVEDSC_PHY_CSLVL_ERROR_CLR
W-XW-0h
LEGEND: W = Write Only; -n = value after reset
Table 8-2926 DDRSS_PHY_1287 Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDWX
0SC_PHY_CSLVL_ERROR_CLRW0h

Clears the CS training state machine error status.
Set to 1 to trigger.
WRITE-ONLY

2.5.4.621 DDRSS_PHY_1288 Register (Offset = 5420h) [reset = 06800000h]

DDRSS_PHY_1288 is shown in Figure 8-1458 and described in Table 8-2928.

Return to Summary Table.

Table 8-2927 DDRSS_PHY_1288 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5420h
Figure 8-1458 DDRSS_PHY_1288 Register
313029282726252423222120191817161514131211109876543210
PHY_CSLVL_OBS0
R-06800000h
LEGEND: R = Read Only; -n = value after reset
Table 8-2928 DDRSS_PHY_1288 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_CSLVL_OBS0R06800000h

Observation register for CS training delay values.
READ-ONLY

2.5.4.622 DDRSS_PHY_1289 Register (Offset = 5424h) [reset = 0h]

DDRSS_PHY_1289 is shown in Figure 8-1459 and described in Table 8-2930.

Return to Summary Table.

Table 8-2929 DDRSS_PHY_1289 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5424h
Figure 8-1459 DDRSS_PHY_1289 Register
313029282726252423222120191817161514131211109876543210
PHY_CSLVL_OBS1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2930 DDRSS_PHY_1289 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_CSLVL_OBS1R0h

Observation register for CS training algorithm status.
READ-ONLY

2.5.4.623 DDRSS_PHY_1290 Register (Offset = 5428h) [reset = 0h]

DDRSS_PHY_1290 is shown in Figure 8-1460 and described in Table 8-2932.

Return to Summary Table.

Table 8-2931 DDRSS_PHY_1290 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5428h
Figure 8-1460 DDRSS_PHY_1290 Register
313029282726252423222120191817161514131211109876543210
PHY_CSLVL_OBS2
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2932 DDRSS_PHY_1290 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_CSLVL_OBS2R0h

Observation register for periodic CS training delay values.
READ-ONLY

2.5.4.624 DDRSS_PHY_1291 Register (Offset = 542Ch) [reset = X]

DDRSS_PHY_1291 is shown in Figure 8-1461 and described in Table 8-2934.

Return to Summary Table.

Table 8-2933 DDRSS_PHY_1291 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 542Ch
Figure 8-1461 DDRSS_PHY_1291 Register
3130292827262524
RESERVEDPHY_LP4_BOOT_DISABLE
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_CSLVL_PERIODIC_START_OFFSET
R/W-XR/W-0h
15141312111098
PHY_CSLVL_PERIODIC_START_OFFSET
R/W-0h
76543210
RESERVEDPHY_CSLVL_ENABLE
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2934 DDRSS_PHY_1291 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_LP4_BOOT_DISABLER/W0h

Controls the handling of the DFI frequency.
When set to 1, DFI frequency 0 is considered the first operational frequency.
When cleared to 0, DFI frequency 0 is the boot frequency and other DFI frequency values are operational frequencies.
Must be cleared to 0 for LPDDR3 devices operating in an LPDDR4 capable configuration.

23-17RESERVEDR/WX
16-8PHY_CSLVL_PERIODIC_START_OFFSETR/W0h

Defines the relative offset from previous LE and TE to start periodic CSLVL with.

7-1RESERVEDR/WX
0PHY_CSLVL_ENABLER/W0h

CS training enable.
Set to 1 to enable CS training during CA training.

2.5.4.625 DDRSS_PHY_1292 Register (Offset = 5430h) [reset = X]

DDRSS_PHY_1292 is shown in Figure 8-1462 and described in Table 8-2936.

Return to Summary Table.

Table 8-2935 DDRSS_PHY_1292 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5430h
Figure 8-1462 DDRSS_PHY_1292 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_CSLVL_QTR
R/W-XR/W-0h
15141312111098
PHY_CSLVL_QTR
R/W-0h
76543210
RESERVEDPHY_CSLVL_CS_MAP
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2936 DDRSS_PHY_1292 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDR/WX
18-8PHY_CSLVL_QTRR/W0h

Defines the CS training DDL 1/4 cycle delay value.

7-4RESERVEDR/WX
3-0PHY_CSLVL_CS_MAPR/W0h

CS training map.
Set each CS bit to 1 to allow that CS to participate in CS training results.
NOT CURRENTLY USED.

2.5.4.626 DDRSS_PHY_1293 Register (Offset = 5434h) [reset = X]

DDRSS_PHY_1293 is shown in Figure 8-1463 and described in Table 8-2938.

Return to Summary Table.

Table 8-2937 DDRSS_PHY_1293 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5434h
Figure 8-1463 DDRSS_PHY_1293 Register
3130292827262524
PHY_CALVL_CS_MAP
R/W-0h
2322212019181716
RESERVEDPHY_CSLVL_COARSE_CAPTURE_CNT
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CSLVL_COARSE_CHK
R/W-XR/W-0h
76543210
PHY_CSLVL_COARSE_CHK
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2938 DDRSS_PHY_1293 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_CALVL_CS_MAPR/W0h

Defines the slice numbers associated with each CS during CA training.

23-20RESERVEDR/WX
19-16PHY_CSLVL_COARSE_CAPTURE_CNTR/W0h

Defines the number of samples to take at each GRP slave delay setting during CS training coarse CA training.

15-11RESERVEDR/WX
10-0PHY_CSLVL_COARSE_CHKR/W0h

Defines the CS training coarse CA training DDL 1/16th cycle delay value.

2.5.4.627 DDRSS_PHY_1294 Register (Offset = 5438h) [reset = X]

DDRSS_PHY_1294 is shown in Figure 8-1464 and described in Table 8-2940.

Return to Summary Table.

Table 8-2939 DDRSS_PHY_1294 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5438h
Figure 8-1464 DDRSS_PHY_1294 Register
3130292827262524
RESERVEDPHY_ADRCTL_LPDDR
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_DFI_PHYUPD_TYPE
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADRCTL_SNAP_OBS_REGS
R/W-XW-0h
76543210
RESERVEDPHY_ADRCTL_SLAVE_LOOP_CNT_UPDATE
R/W-XR/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2940 DDRSS_PHY_1294 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_ADRCTL_LPDDRR/W0h

Adds a cycle of delay for the address/control slices to match the address slice.

23-18RESERVEDR/WX
17-16PHY_DFI_PHYUPD_TYPER/W0h

Defines the value of the dfi_phyupd_type output signal to MC.

15-9RESERVEDR/WX
8PHY_ADRCTL_SNAP_OBS_REGSW0h

Initiates a snapshot of the internal observation registers for the address/control block.
Set to 1 to trigger.
WRITE-ONLY

7-3RESERVEDR/WX
2-0PHY_ADRCTL_SLAVE_LOOP_CNT_UPDATER/W0h

Reserved for the address/control master.

2.5.4.628 DDRSS_PHY_1295 Register (Offset = 543Ch) [reset = X]

DDRSS_PHY_1295 is shown in Figure 8-1465 and described in Table 8-2942.

Return to Summary Table.

Table 8-2941 DDRSS_PHY_1295 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 543Ch
Figure 8-1465 DDRSS_PHY_1295 Register
3130292827262524
PHY_CLK_DC_CAL_TIMEOUT
R/W-0h
2322212019181716
PHY_CLK_DC_CAL_SAMPLE_WAIT
R/W-0h
15141312111098
RESERVEDPHY_LPDDR3_CS
R/W-XR/W-1h
76543210
RESERVEDPHY_LP4_ACTIVE
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2942 DDRSS_PHY_1295 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_CLK_DC_CAL_TIMEOUTR/W0h

Duty cycle correction maximum iteration count.

23-16PHY_CLK_DC_CAL_SAMPLE_WAITR/W0h

Number of cal clock cycles to wait for a sample to be taken.

15-9RESERVEDR/WX
8PHY_LPDDR3_CSR/W1h

Alters reset state polarity for LPDDR chip selects.

7-1RESERVEDR/WX
0PHY_LP4_ACTIVER/W0h

Indicates an LPDDR4 device is connected to the PHY.

2.5.4.629 DDRSS_PHY_1296 Register (Offset = 5440h) [reset = X]

DDRSS_PHY_1296 is shown in Figure 8-1466 and described in Table 8-2944.

Return to Summary Table.

Table 8-2943 DDRSS_PHY_1296 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5440h
Figure 8-1466 DDRSS_PHY_1296 Register
3130292827262524
PHY_CLK_DC_ADJUST_SAMPLE_CNT
R/W-0h
2322212019181716
RESERVEDPHY_CLK_DC_ADJUST_START
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CLK_DC_FREQ_CHG_ADJ
R/W-XR/W-0h
76543210
RESERVEDPHY_CLK_DC_WEIGHT
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2944 DDRSS_PHY_1296 Register Field Descriptions
BitFieldTypeResetDescription
31-24PHY_CLK_DC_ADJUST_SAMPLE_CNTR/W0h

Duty cycle correction algorithm sample count per adjustment setting.

23-22RESERVEDR/WX
21-16PHY_CLK_DC_ADJUST_STARTR/W0h

Duty cycle correction algorithm adjustment starting value.

15-9RESERVEDR/WX
8PHY_CLK_DC_FREQ_CHG_ADJR/W0h

Duty cycle correction during frequency change control.

7-2RESERVEDR/WX
1-0PHY_CLK_DC_WEIGHTR/W0h

Duty cycle correction weighting factor base value.

2.5.4.630 DDRSS_PHY_1297 Register (Offset = 5444h) [reset = X]

DDRSS_PHY_1297 is shown in Figure 8-1467 and described in Table 8-2946.

Return to Summary Table.

Table 8-2945 DDRSS_PHY_1297 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5444h
Figure 8-1467 DDRSS_PHY_1297 Register
3130292827262524
RESERVEDPHY_CLK_DC_CAL_START
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_CLK_DC_CAL_POLARITY
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CLK_DC_ADJUST_DIRECT
R/W-XR/W-0h
76543210
PHY_CLK_DC_ADJUST_THRSHLD
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2946 DDRSS_PHY_1297 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_CLK_DC_CAL_STARTR/W0h

Duty cycle correction calibration manual start.

23-17RESERVEDR/WX
16PHY_CLK_DC_CAL_POLARITYR/W0h

Duty cycle correction algorithm measurement polarity.

15-9RESERVEDR/WX
8PHY_CLK_DC_ADJUST_DIRECTR/W0h

Duty cycle correction algorithm adjustment direction.

7-0PHY_CLK_DC_ADJUST_THRSHLDR/W0h

Duty cycle correction algorithm threshold delta comparison.

2.5.4.631 DDRSS_PHY_1298 Register (Offset = 5448h) [reset = X]

DDRSS_PHY_1298 is shown in Figure 8-1468 and described in Table 8-2948.

Return to Summary Table.

Table 8-2947 DDRSS_PHY_1298 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5448h
Figure 8-1468 DDRSS_PHY_1298 Register
3130292827262524
RESERVEDPHY_SW_TXIO_CTRL_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_TXIO_CTRL_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CONTINUOUS_CLK_CAL_UPDATE
R/W-XR/W-0h
76543210
RESERVEDSC_PHY_UPDATE_CLK_CAL_VALUES
R/W-XW-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2948 DDRSS_PHY_1298 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_SW_TXIO_CTRL_1R/W0h

This register is used to control if command pad (CS/RAS...) should be shutoff for TX mode.

23-20RESERVEDR/WX
19-16PHY_SW_TXIO_CTRL_0R/W0h

This register is used to control if command pad (CS/RAS...) should be shutoff for TX mode.

15-9RESERVEDR/WX
8PHY_CONTINUOUS_CLK_CAL_UPDATER/W0h

Continuous update of all latest PVTP,PVTN and PVTR values to the CLK IO pads.
Set to 1 to keep this enabled.

7-1RESERVEDR/WX
0SC_PHY_UPDATE_CLK_CAL_VALUESW0h

Manual update of all latest PVTP,PVTN and PVTR values to the CLK IO pads.
Set to 1 to trigger.
WRITE-ONLY

2.5.4.632 DDRSS_PHY_1299 Register (Offset = 544Ch) [reset = X]

DDRSS_PHY_1299 is shown in Figure 8-1469 and described in Table 8-2950.

Return to Summary Table.

Table 8-2949 DDRSS_PHY_1299 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 544Ch
Figure 8-1469 DDRSS_PHY_1299 Register
3130292827262524
RESERVEDPHY_MEMCLK_SW_TXPWR_CTRL
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_ADRCTL_SW_TXPWR_CTRL_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_ADRCTL_SW_TXPWR_CTRL_0
R/W-XR/W-0h
76543210
RESERVEDPHY_MEMCLK_SW_TXIO_CTRL
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2950 DDRSS_PHY_1299 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_MEMCLK_SW_TXPWR_CTRLR/W0h

This register is used to control if clk pads should be shutoff for TX mode in deep sleep mode.

23-20RESERVEDR/WX
19-16PHY_ADRCTL_SW_TXPWR_CTRL_1R/W0h

This register is used to control if address/command pad (address/CS/RAS...) should be shutoff for TX mode in deep sleep mode.

15-12RESERVEDR/WX
11-8PHY_ADRCTL_SW_TXPWR_CTRL_0R/W0h

This register is used to control if address/command pad (address/CS/RAS...) should be shutoff for TX mode in deep sleep mode.

7-1RESERVEDR/WX
0PHY_MEMCLK_SW_TXIO_CTRLR/W0h

This register is used to control if clk pads should be shutoff for TX mode.

2.5.4.633 DDRSS_PHY_1300 Register (Offset = 5450h) [reset = X]

DDRSS_PHY_1300 is shown in Figure 8-1470 and described in Table 8-2952.

Return to Summary Table.

Table 8-2951 DDRSS_PHY_1300 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5450h
Figure 8-1470 DDRSS_PHY_1300 Register
3130292827262524
PHY_STATIC_TOG_CONTROL
R/W-0h
2322212019181716
PHY_STATIC_TOG_CONTROL
R/W-0h
15141312111098
RESERVEDPHY_BYTE_DISABLE_STATIC_TOG_DISABLE
R/W-XR/W-0h
76543210
RESERVEDPHY_TOP_STATIC_TOG_DISABLE
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2952 DDRSS_PHY_1300 Register Field Descriptions
BitFieldTypeResetDescription
31-16PHY_STATIC_TOG_CONTROLR/W0h

Clock divider to create toggle signal.
Use long counter as the base.

15-9RESERVEDR/WX
8PHY_BYTE_DISABLE_STATIC_TOG_DISABLER/W0h

Control to disable the toggle signal for data slice during static activity when dfi_data_byte_disable is asserted.

7-1RESERVEDR/WX
0PHY_TOP_STATIC_TOG_DISABLER/W0h

Disables the generation of the toggle for static clock based paths in the PHY to prevent assymetric aging.

2.5.4.634 DDRSS_PHY_1301 Register (Offset = 5454h) [reset = X]

DDRSS_PHY_1301 is shown in Figure 8-1471 and described in Table 8-2954.

Return to Summary Table.

Table 8-2953 DDRSS_PHY_1301 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5454h
Figure 8-1471 DDRSS_PHY_1301 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_LP4_BOOT_PLL_BYPASS
R/W-XR/W-0h
15141312111098
RESERVEDPHY_MEMCLK_STATIC_TOG_DISABLE
R/W-XR/W-0h
76543210
RESERVEDPHY_ADRCTL_STATIC_TOG_DISABLE
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2954 DDRSS_PHY_1301 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_LP4_BOOT_PLL_BYPASSR/W0h

PHY clock PLL bypass select.

15-9RESERVEDR/WX
8PHY_MEMCLK_STATIC_TOG_DISABLER/W0h

Control to disable toggle during static activity.
bit
0: clock disable.

7-4RESERVEDR/WX
3-0PHY_ADRCTL_STATIC_TOG_DISABLER/W0h

Control to disable toggle during static activity.
bit
0: Write path delay line disable
bit
1: clock disable
bit
2: adrctl master delay line disable (if exists)
bit
3: adrctl misc core clk disable.(if exists)

2.5.4.635 DDRSS_PHY_1302 Register (Offset = 5458h) [reset = 10082650h]

DDRSS_PHY_1302 is shown in Figure 8-1472 and described in Table 8-2956.

Return to Summary Table.

Table 8-2955 DDRSS_PHY_1302 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5458h
Figure 8-1472 DDRSS_PHY_1302 Register
313029282726252423222120191817161514131211109876543210
PHY_CLK_SWITCH_OBS
R-10082650h
LEGEND: R = Read Only; -n = value after reset
Table 8-2956 DDRSS_PHY_1302 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_CLK_SWITCH_OBSR10082650h

Observation register for Clock switch state machine READ-ONLY

2.5.4.636 DDRSS_PHY_1303 Register (Offset = 545Ch) [reset = X]

DDRSS_PHY_1303 is shown in Figure 8-1473 and described in Table 8-2958.

Return to Summary Table.

Table 8-2957 DDRSS_PHY_1303 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 545Ch
Figure 8-1473 DDRSS_PHY_1303 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PLL_WAIT
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2958 DDRSS_PHY_1303 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR/WX
15-0PHY_PLL_WAITR/W0h

PHY clock PLL wait time after locking.

2.5.4.637 DDRSS_PHY_1304 Register (Offset = 5460h) [reset = X]

DDRSS_PHY_1304 is shown in Figure 8-1474 and described in Table 8-2960.

Return to Summary Table.

Table 8-2959 DDRSS_PHY_1304 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5460h
Figure 8-1474 DDRSS_PHY_1304 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_SW_PLL_BYPASS
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2960 DDRSS_PHY_1304 Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR/WX
0PHY_SW_PLL_BYPASSR/W0h

PHY clock PLL bypass select.

2.5.4.638 DDRSS_PHY_1305 Register (Offset = 5464h) [reset = X]

DDRSS_PHY_1305 is shown in Figure 8-1475 and described in Table 8-2962.

Return to Summary Table.

Table 8-2961 DDRSS_PHY_1305 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5464h
Figure 8-1475 DDRSS_PHY_1305 Register
3130292827262524
RESERVEDPHY_CS_ACS_ALLOCATION_BIT1_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_CS_ACS_ALLOCATION_BIT0_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SET_DFI_INPUT_1
R/W-XR/W-0h
76543210
RESERVEDPHY_SET_DFI_INPUT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2962 DDRSS_PHY_1305 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_CS_ACS_ALLOCATION_BIT1_0R/W0h

The map for which chip select is associated with each bit in the adrctl slice 0.
Bit (n), 1 means cs[n]'s signal(CS/CKE/ODT/RST) is allocated on ACS_0 bit1, 0 means cs[n]'s signal(CS/CKE/ODT/RST) is not tranfser on ACS_0, if the accroding cs[n]'s training is not enabled, need to set the value to all 1s.

23-20RESERVEDR/WX
19-16PHY_CS_ACS_ALLOCATION_BIT0_0R/W0h

The map for which chip select is associated with each bit in the adrctl slice 0.
Bit (n), 1 means cs[n]'s signal(CS/CKE/ODT/RST) is allocated on ACS_0 bit0, 0 means cs[n]'s signal(CS/CKE/ODT/RST) is not tranfser on ACS_0, if the accroding cs[n]'s training is not enabled, need to set the value to all 1s.

15-12RESERVEDR/WX
11-8PHY_SET_DFI_INPUT_1R/W0h

Used to indicate the default value of the adrctl slice bits.

7-4RESERVEDR/WX
3-0PHY_SET_DFI_INPUT_0R/W0h

Used to indicate the default value of the adrctl slice bits.

2.5.4.639 DDRSS_PHY_1306 Register (Offset = 5468h) [reset = X]

DDRSS_PHY_1306 is shown in Figure 8-1476 and described in Table 8-2964.

Return to Summary Table.

Table 8-2963 DDRSS_PHY_1306 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5468h
Figure 8-1476 DDRSS_PHY_1306 Register
3130292827262524
RESERVEDPHY_CS_ACS_ALLOCATION_BIT1_1
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_CS_ACS_ALLOCATION_BIT0_1
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CS_ACS_ALLOCATION_BIT3_0
R/W-XR/W-0h
76543210
RESERVEDPHY_CS_ACS_ALLOCATION_BIT2_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2964 DDRSS_PHY_1306 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_CS_ACS_ALLOCATION_BIT1_1R/W0h

The map for which chip select is associated with each bit in the adrctl slice 1.
Bit (n), 1 means cs[n]'s signal(CS/CKE/ODT/RST) is allocated on ACS_1 bit1, 0 means cs[n]'s signal(CS/CKE/ODT/RST) is not tranfser on ACS_1, if the accroding cs[n]'s training is not enabled, need to set the value to all 1s.

23-20RESERVEDR/WX
19-16PHY_CS_ACS_ALLOCATION_BIT0_1R/W0h

The map for which chip select is associated with each bit in the adrctl slice 1.
Bit (n), 1 means cs[n]'s signal(CS/CKE/ODT/RST) is allocated on ACS_1 bit0, 0 means cs[n]'s signal(CS/CKE/ODT/RST) is not tranfser on ACS_1, if the accroding cs[n]'s training is not enabled, need to set the value to all 1s.

15-12RESERVEDR/WX
11-8PHY_CS_ACS_ALLOCATION_BIT3_0R/W0h

The map for which chip select is associated with each bit in the adrctl slice 0.
Bit (n), 1 means cs[n]'s signal(CS/CKE/ODT/RST) is allocated on ACS_0 bit3, 0 means cs[n]'s signal(CS/CKE/ODT/RST) is not tranfser on ACS_0, if the accroding cs[n]'s training is not enabled, need to set the value to all 1s.

7-4RESERVEDR/WX
3-0PHY_CS_ACS_ALLOCATION_BIT2_0R/W0h

The map for which chip select is associated with each bit in the adrctl slice 0.
Bit (n), 1 means cs[n]'s signal(CS/CKE/ODT/RST) is allocated on ACS_0 bit2 , 0 means cs[n]'s signal(CS/CKE/ODT/RST) is not tranfser on ACS_0, if the accroding cs[n]'s training is not enabled, need to set the value to all 1s.

2.5.4.640 DDRSS_PHY_1307 Register (Offset = 546Ch) [reset = X]

DDRSS_PHY_1307 is shown in Figure 8-1477 and described in Table 8-2966.

Return to Summary Table.

Table 8-2965 DDRSS_PHY_1307 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 546Ch
Figure 8-1477 DDRSS_PHY_1307 Register
3130292827262524
RESERVEDPHY_CLK_DC_INIT_DISABLE
R/W-XR/W-1h
2322212019181716
PHY_CLK_DC_ADJUST_0
R/W-20h
15141312111098
RESERVEDPHY_CS_ACS_ALLOCATION_BIT3_1
R/W-XR/W-0h
76543210
RESERVEDPHY_CS_ACS_ALLOCATION_BIT2_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2966 DDRSS_PHY_1307 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_CLK_DC_INIT_DISABLER/W1h

Disable duty cycle adjust at initialization.

23-16PHY_CLK_DC_ADJUST_0R/W20h

Adjust value of Duty Cycle Adjuster for clock slice 0.

15-12RESERVEDR/WX
11-8PHY_CS_ACS_ALLOCATION_BIT3_1R/W0h

The map for which chip select is associated with each bit in the adrctl slice 1.
Bit (n), 1 means cs[n]'s signal(CS/CKE/ODT/RST) is allocated on ACS_1 bit3, 0 means cs[n]'s signal(CS/CKE/ODT/RST) is not tranfser on ACS_1, if the accroding cs[n]'s training is not enabled, need to set the value to all 1s.

7-4RESERVEDR/WX
3-0PHY_CS_ACS_ALLOCATION_BIT2_1R/W0h

The map for which chip select is associated with each bit in the adrctl slice 1.
Bit (n), 1 means cs[n]'s signal(CS/CKE/ODT/RST) is allocated on ACS_1 bit2 , 0 means cs[n]'s signal(CS/CKE/ODT/RST) is not tranfser on ACS_1, if the accroding cs[n]'s training is not enabled, need to set the value to all 1s.

2.5.4.641 DDRSS_PHY_1308 Register (Offset = 5470h) [reset = X]

DDRSS_PHY_1308 is shown in Figure 8-1478 and described in Table 8-2968.

Return to Summary Table.

Table 8-2967 DDRSS_PHY_1308 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5470h
Figure 8-1478 DDRSS_PHY_1308 Register
31302928272625242322212019181716
RESERVEDPHY_LP4_BOOT_PLL_CTRL
R/W-XR/W-0h
1514131211109876543210
PHY_LP4_BOOT_PLL_CTRLPHY_CLK_DC_DM_THRSHLD
R/W-0hR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2968 DDRSS_PHY_1308 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-8PHY_LP4_BOOT_PLL_CTRLR/W0h

PHY deskew PLL controls for LPDDR4 boot frequency.

7-0PHY_CLK_DC_DM_THRSHLDR/W0h

Data measurement cell threshold offset.

2.5.4.642 DDRSS_PHY_1309 Register (Offset = 5474h) [reset = X]

DDRSS_PHY_1309 is shown in Figure 8-1479 and described in Table 8-2970.

Return to Summary Table.

Table 8-2969 DDRSS_PHY_1309 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5474h
Figure 8-1479 DDRSS_PHY_1309 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_USE_PLL_DSKEWCALLOCK
R/W-XR/W-0h
15141312111098
PHY_PLL_CTRL_OVERRIDE
R/W-0h
76543210
PHY_PLL_CTRL_OVERRIDE
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2970 DDRSS_PHY_1309 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_USE_PLL_DSKEWCALLOCKR/W0h

Use DSKEWCALLOCK or not.

15-0PHY_PLL_CTRL_OVERRIDER/W0h

Individual PHY clock PLL control overrides.

2.5.4.643 DDRSS_PHY_1310 Register (Offset = 5478h) [reset = X]

DDRSS_PHY_1310 is shown in Figure 8-1480 and described in Table 8-2972.

Return to Summary Table.

Table 8-2971 DDRSS_PHY_1310 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5478h
Figure 8-1480 DDRSS_PHY_1310 Register
3130292827262524
RESERVEDSC_PHY_PLL_SPO_CAL_SNAP_OBS
R/W-XW-0h
2322212019181716
RESERVEDPHY_PLL_SPO_CAL_CTRL
R/W-XR/W-0h
15141312111098
PHY_PLL_SPO_CAL_CTRL
R/W-0h
76543210
PHY_PLL_SPO_CAL_CTRL
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2972 DDRSS_PHY_1310 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24SC_PHY_PLL_SPO_CAL_SNAP_OBSW0h

Register command to take a snapshot of PLL output.
WRITE-ONLY

23-19RESERVEDR/WX
18-0PHY_PLL_SPO_CAL_CTRLR/W0h

PLL SPO Cal controls.

2.5.4.644 DDRSS_PHY_1311 Register (Offset = 547Ch) [reset = X]

DDRSS_PHY_1311 is shown in Figure 8-1481 and described in Table 8-2974.

Return to Summary Table.

Table 8-2973 DDRSS_PHY_1311 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 547Ch
Figure 8-1481 DDRSS_PHY_1311 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDSC_PHY_PLL_CAL_CLK_MEAS
R/W-XW-0h
15141312111098
RESERVEDPHY_PLL_CAL_CLK_MEAS_CYCLES
R/W-XR/W-0h
76543210
PHY_PLL_CAL_CLK_MEAS_CYCLES
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-2974 DDRSS_PHY_1311 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-16SC_PHY_PLL_CAL_CLK_MEASW0h

Register command to initiate cal_clklout clock frequency measurement.
WRITE-ONLY

15-10RESERVEDR/WX
9-0PHY_PLL_CAL_CLK_MEAS_CYCLESR/W0h

Measurement cycles of cal_clkout clock.

2.5.4.645 DDRSS_PHY_1312 Register (Offset = 5480h) [reset = X]

DDRSS_PHY_1312 is shown in Figure 8-1482 and described in Table 8-2976.

Return to Summary Table.

Table 8-2975 DDRSS_PHY_1312 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5480h
Figure 8-1482 DDRSS_PHY_1312 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PLL_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2976 DDRSS_PHY_1312 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDRX
15-0PHY_PLL_OBS_0R0h

PHY TOP level clock PLL_0 observe values.
READ-ONLY

2.5.4.646 DDRSS_PHY_1313 Register (Offset = 5484h) [reset = X]

DDRSS_PHY_1313 is shown in Figure 8-1483 and described in Table 8-2978.

Return to Summary Table.

Table 8-2977 DDRSS_PHY_1313 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5484h
Figure 8-1483 DDRSS_PHY_1313 Register
31302928272625242322212019181716
RESERVEDPHY_PLL_SPO_CAL_OBS_0
R-XR-0h
1514131211109876543210
PHY_PLL_SPO_CAL_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2978 DDRSS_PHY_1313 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDRX
16-0PHY_PLL_SPO_CAL_OBS_0R0h

PHY TOP level PLL_0 SPO Cal observe values.
READ-ONLY

2.5.4.647 DDRSS_PHY_1314 Register (Offset = 5488h) [reset = X]

DDRSS_PHY_1314 is shown in Figure 8-1484 and described in Table 8-2980.

Return to Summary Table.

Table 8-2979 DDRSS_PHY_1314 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5488h
Figure 8-1484 DDRSS_PHY_1314 Register
31302928272625242322212019181716
RESERVEDPHY_PLL_CAL_CLK_MEAS_OBS_0
R-XR-0h
1514131211109876543210
PHY_PLL_CAL_CLK_MEAS_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2980 DDRSS_PHY_1314 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDRX
17-0PHY_PLL_CAL_CLK_MEAS_OBS_0R0h

PHY TOP level PLL_0 cal_clkout measurement observe values.
READ-ONLY

2.5.4.648 DDRSS_PHY_1315 Register (Offset = 548Ch) [reset = X]

DDRSS_PHY_1315 is shown in Figure 8-1485 and described in Table 8-2982.

Return to Summary Table.

Table 8-2981 DDRSS_PHY_1315 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 548Ch
Figure 8-1485 DDRSS_PHY_1315 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PLL_OBS_1
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2982 DDRSS_PHY_1315 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDRX
15-0PHY_PLL_OBS_1R0h

PHY TOP level clock PLL_1 observe values.
READ-ONLY

2.5.4.649 DDRSS_PHY_1316 Register (Offset = 5490h) [reset = X]

DDRSS_PHY_1316 is shown in Figure 8-1486 and described in Table 8-2984.

Return to Summary Table.

Table 8-2983 DDRSS_PHY_1316 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5490h
Figure 8-1486 DDRSS_PHY_1316 Register
31302928272625242322212019181716
RESERVEDPHY_PLL_SPO_CAL_OBS_1
R-XR-0h
1514131211109876543210
PHY_PLL_SPO_CAL_OBS_1
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-2984 DDRSS_PHY_1316 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDRX
16-0PHY_PLL_SPO_CAL_OBS_1R0h

PHY TOP level PLL_1 SPO Cal observe values.
READ-ONLY

2.5.4.650 DDRSS_PHY_1317 Register (Offset = 5494h) [reset = X]

DDRSS_PHY_1317 is shown in Figure 8-1487 and described in Table 8-2986.

Return to Summary Table.

Table 8-2985 DDRSS_PHY_1317 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5494h
Figure 8-1487 DDRSS_PHY_1317 Register
3130292827262524
RESERVEDPHY_LP4_BOOT_LOW_FREQ_SEL
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PLL_CAL_CLK_MEAS_OBS_1
R/W-XR-0h
15141312111098
PHY_PLL_CAL_CLK_MEAS_OBS_1
R-0h
76543210
PHY_PLL_CAL_CLK_MEAS_OBS_1
R-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-2986 DDRSS_PHY_1317 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_LP4_BOOT_LOW_FREQ_SELR/W0h

Control the PLL domain enter/exit from the negative clock edge for LPDDR4 boot frequency.

23-18RESERVEDR/WX
17-0PHY_PLL_CAL_CLK_MEAS_OBS_1R0h

PHY TOP level PLL_1 cal_clkout measurement observe values.
READ-ONLY

2.5.4.651 DDRSS_PHY_1318 Register (Offset = 5498h) [reset = X]

DDRSS_PHY_1318 is shown in Figure 8-1488 and described in Table 8-2988.

Return to Summary Table.

Table 8-2987 DDRSS_PHY_1318 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5498h
Figure 8-1488 DDRSS_PHY_1318 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_LS_IDLE_EN
R/W-XR/W-0h
15141312111098
PHY_LP_WAKEUP
R/W-0h
76543210
RESERVEDPHY_TCKSRE_WAIT
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2988 DDRSS_PHY_1318 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_LS_IDLE_ENR/W0h

Indicates the Reduced Idle Power State is enabled in low power mode.

15-8PHY_LP_WAKEUPR/W0h

Specifies the number of cycles the PHY takes to wakeup in low power mode.

7-4RESERVEDR/WX
3-0PHY_TCKSRE_WAITR/W0h

Specifies the number of cycles the PHY should wait before turning off the PLL for a deep sleep or DFS event.

2.5.4.652 DDRSS_PHY_1319 Register (Offset = 549Ch) [reset = X]

DDRSS_PHY_1319 is shown in Figure 8-1489 and described in Table 8-2990.

Return to Summary Table.

Table 8-2989 DDRSS_PHY_1319 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 549Ch
Figure 8-1489 DDRSS_PHY_1319 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_TDFI_PHY_WRDELAY
R/W-XR/W-0h
15141312111098
RESERVEDPHY_LP_CTRLUPD_CNTR_CFG
R/W-XR/W-0h
76543210
PHY_LP_CTRLUPD_CNTR_CFG
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2990 DDRSS_PHY_1319 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_TDFI_PHY_WRDELAYR/W0h

DFI timing parameter TDFI_PHY_WRDELAY.

15-10RESERVEDR/WX
9-0PHY_LP_CTRLUPD_CNTR_CFGR/W0h

Specifies the number of cycles the PHY takes from light sleep req deassert to ack deassert in low power mode.

2.5.4.653 DDRSS_PHY_1320 Register (Offset = 54A0h) [reset = X]

DDRSS_PHY_1320 is shown in Figure 8-1490 and described in Table 8-2992.

Return to Summary Table.

Table 8-2991 DDRSS_PHY_1320 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54A0h
Figure 8-1490 DDRSS_PHY_1320 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_FDBK_TERM
R/W-XR/W-4410h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2992 DDRSS_PHY_1320 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_PAD_FDBK_TERMR/W4410h

Controls term settings for gate feedback pads.

2.5.4.654 DDRSS_PHY_1321 Register (Offset = 54A4h) [reset = X]

DDRSS_PHY_1321 is shown in Figure 8-1491 and described in Table 8-2994.

Return to Summary Table.

Table 8-2993 DDRSS_PHY_1321 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54A4h
Figure 8-1491 DDRSS_PHY_1321 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_DATA_TERM
R/W-XR/W-4410h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2994 DDRSS_PHY_1321 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16-0PHY_PAD_DATA_TERMR/W4410h

Controls term settings for data pads.

2.5.4.655 DDRSS_PHY_1322 Register (Offset = 54A8h) [reset = X]

DDRSS_PHY_1322 is shown in Figure 8-1492 and described in Table 8-2996.

Return to Summary Table.

Table 8-2995 DDRSS_PHY_1322 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54A8h
Figure 8-1492 DDRSS_PHY_1322 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_DQS_TERM
R/W-XR/W-4410h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2996 DDRSS_PHY_1322 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16-0PHY_PAD_DQS_TERMR/W4410h

Controls term settings for dqs pads.

2.5.4.656 DDRSS_PHY_1323 Register (Offset = 54ACh) [reset = X]

DDRSS_PHY_1323 is shown in Figure 8-1493 and described in Table 8-2998.

Return to Summary Table.

Table 8-2997 DDRSS_PHY_1323 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54ACh
Figure 8-1493 DDRSS_PHY_1323 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_ADDR_TERM
R/W-XR/W-4410h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-2998 DDRSS_PHY_1323 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_PAD_ADDR_TERMR/W4410h

Controls term settings for the address/control pads.

2.5.4.657 DDRSS_PHY_1324 Register (Offset = 54B0h) [reset = X]

DDRSS_PHY_1324 is shown in Figure 8-1494 and described in Table 8-3000.

Return to Summary Table.

Table 8-2999 DDRSS_PHY_1324 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54B0h
Figure 8-1494 DDRSS_PHY_1324 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_CLK_TERM
R/W-XR/W-4410h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3000 DDRSS_PHY_1324 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_PAD_CLK_TERMR/W4410h

Controls term settings for clock pads.

2.5.4.658 DDRSS_PHY_1325 Register (Offset = 54B4h) [reset = X]

DDRSS_PHY_1325 is shown in Figure 8-1495 and described in Table 8-3002.

Return to Summary Table.

Table 8-3001 DDRSS_PHY_1325 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54B4h
Figure 8-1495 DDRSS_PHY_1325 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_CKE_TERM
R/W-XR/W-4410h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3002 DDRSS_PHY_1325 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_PAD_CKE_TERMR/W4410h

Controls term settings for cke pads.

2.5.4.659 DDRSS_PHY_1326 Register (Offset = 54B8h) [reset = X]

DDRSS_PHY_1326 is shown in Figure 8-1496 and described in Table 8-3004.

Return to Summary Table.

Table 8-3003 DDRSS_PHY_1326 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54B8h
Figure 8-1496 DDRSS_PHY_1326 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_RST_TERM
R/W-XR/W-4410h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3004 DDRSS_PHY_1326 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_PAD_RST_TERMR/W4410h

Controls term settings for reset_n pads.

2.5.4.660 DDRSS_PHY_1327 Register (Offset = 54BCh) [reset = X]

DDRSS_PHY_1327 is shown in Figure 8-1497 and described in Table 8-3006.

Return to Summary Table.

Table 8-3005 DDRSS_PHY_1327 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54BCh
Figure 8-1497 DDRSS_PHY_1327 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_CS_TERM
R/W-XR/W-4410h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3006 DDRSS_PHY_1327 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_PAD_CS_TERMR/W4410h

Controls term settings for cs pads.

2.5.4.661 DDRSS_PHY_1328 Register (Offset = 54C0h) [reset = X]

DDRSS_PHY_1328 is shown in Figure 8-1498 and described in Table 8-3008.

Return to Summary Table.

Table 8-3007 DDRSS_PHY_1328 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54C0h
Figure 8-1498 DDRSS_PHY_1328 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_ODT_TERM
R/W-XR/W-4410h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3008 DDRSS_PHY_1328 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_PAD_ODT_TERMR/W4410h

Controls term settings for odt pads.

2.5.4.662 DDRSS_PHY_1329 Register (Offset = 54C4h) [reset = X]

DDRSS_PHY_1329 is shown in Figure 8-1499 and described in Table 8-3010.

Return to Summary Table.

Table 8-3009 DDRSS_PHY_1329 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54C4h
Figure 8-1499 DDRSS_PHY_1329 Register
31302928272625242322212019181716
RESERVEDPHY_ADRCTL_LP3_RX_CAL
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_ADRCTL_RX_CAL
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3010 DDRSS_PHY_1329 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-16PHY_ADRCTL_LP3_RX_CALR/W0h

PHY CKE/RESET_N RX calibration controls.

15-10RESERVEDR/WX
9-0PHY_ADRCTL_RX_CALR/W0h

PHY address/control RX calibration controls.

2.5.4.663 DDRSS_PHY_1330 Register (Offset = 54C8h) [reset = X]

DDRSS_PHY_1330 is shown in Figure 8-1500 and described in Table 8-3012.

Return to Summary Table.

Table 8-3011 DDRSS_PHY_1330 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54C8h
Figure 8-1500 DDRSS_PHY_1330 Register
3130292827262524
RESERVEDPHY_CAL_START_0
R/W-XW-0h
2322212019181716
RESERVEDPHY_CAL_CLEAR_0
R/W-XW-0h
15141312111098
RESERVEDPHY_CAL_MODE_0
R/W-XR/W-0h
76543210
PHY_CAL_MODE_0
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3012 DDRSS_PHY_1330 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_CAL_START_0W0h

Manual start for the pad calibration state machine for block 0.
Set to 1 to trigger.
WRITE-ONLY

23-17RESERVEDR/WX
16PHY_CAL_CLEAR_0W0h

Clear the pad calibration state machine and results for block 0.
Set to 1 to trigger.
WRITE-ONLY

15-13RESERVEDR/WX
12-0PHY_CAL_MODE_0R/W0h

Pad calibration mode bits for block 0.
Bit (0) disables pad calibration upon initialization.
Bit (1) enables automatic interval based calibration.
Bits (
3:2) set the base interval for the interval counter.
Bits (
7:4) are direct connections to pad control signals.

2.5.4.664 DDRSS_PHY_1331 Register (Offset = 54CCh) [reset = 0h]

DDRSS_PHY_1331 is shown in Figure 8-1501 and described in Table 8-3014.

Return to Summary Table.

Table 8-3013 DDRSS_PHY_1331 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54CCh
Figure 8-1501 DDRSS_PHY_1331 Register
313029282726252423222120191817161514131211109876543210
PHY_CAL_INTERVAL_COUNT_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3014 DDRSS_PHY_1331 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_CAL_INTERVAL_COUNT_0R/W0h

Pad calibration interval counter compare value for block 0.

2.5.4.665 DDRSS_PHY_1332 Register (Offset = 54D0h) [reset = X]

DDRSS_PHY_1332 is shown in Figure 8-1502 and described in Table 8-3016.

Return to Summary Table.

Table 8-3015 DDRSS_PHY_1332 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54D0h
Figure 8-1502 DDRSS_PHY_1332 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVEDPHY_LP4_BOOT_CAL_CLK_SELECT_0
R/W-XR/W-0h
76543210
PHY_CAL_SAMPLE_WAIT_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3016 DDRSS_PHY_1332 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR/WX
10-8PHY_LP4_BOOT_CAL_CLK_SELECT_0R/W0h

Pad calibration pad clock frequency select setting for LPDDR4 boot frequency for block 0.

7-0PHY_CAL_SAMPLE_WAIT_0R/W0h

Pad calibration state machine wait count in pad clock cycles for block 0.

2.5.4.666 DDRSS_PHY_1333 Register (Offset = 54D4h) [reset = X]

DDRSS_PHY_1333 is shown in Figure 8-1503 and described in Table 8-3018.

Return to Summary Table.

Table 8-3017 DDRSS_PHY_1333 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54D4h
Figure 8-1503 DDRSS_PHY_1333 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_CAL_RESULT_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3018 DDRSS_PHY_1333 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDRX
23-0PHY_CAL_RESULT_OBS_0R0h

Pad calibration results observation values for block 0.
READ-ONLY

2.5.4.667 DDRSS_PHY_1334 Register (Offset = 54D8h) [reset = X]

DDRSS_PHY_1334 is shown in Figure 8-1504 and described in Table 8-3020.

Return to Summary Table.

Table 8-3019 DDRSS_PHY_1334 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54D8h
Figure 8-1504 DDRSS_PHY_1334 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_CAL_RESULT2_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3020 DDRSS_PHY_1334 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDRX
23-0PHY_CAL_RESULT2_OBS_0R0h

Pad calibration results (CKE/RESET_N) observation values for block 0.
READ-ONLY

2.5.4.668 DDRSS_PHY_1335 Register (Offset = 54DCh) [reset = X]

DDRSS_PHY_1335 is shown in Figure 8-1505 and described in Table 8-3022.

Return to Summary Table.

Table 8-3021 DDRSS_PHY_1335 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54DCh
Figure 8-1505 DDRSS_PHY_1335 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_CAL_RESULT4_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3022 DDRSS_PHY_1335 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDRX
23-0PHY_CAL_RESULT4_OBS_0R0h

Pad calibration pass1 shadow results observation values for block 0.
READ-ONLY

2.5.4.669 DDRSS_PHY_1336 Register (Offset = 54E0h) [reset = X]

DDRSS_PHY_1336 is shown in Figure 8-1506 and described in Table 8-3024.

Return to Summary Table.

Table 8-3023 DDRSS_PHY_1336 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54E0h
Figure 8-1506 DDRSS_PHY_1336 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_CAL_RESULT5_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3024 DDRSS_PHY_1336 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDRX
23-0PHY_CAL_RESULT5_OBS_0R0h

Pad calibration pass2 shadow results observation values for block 0.
READ-ONLY

2.5.4.670 DDRSS_PHY_1337 Register (Offset = 54E4h) [reset = X]

DDRSS_PHY_1337 is shown in Figure 8-1507 and described in Table 8-3026.

Return to Summary Table.

Table 8-3025 DDRSS_PHY_1337 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54E4h
Figure 8-1507 DDRSS_PHY_1337 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_CAL_RESULT6_OBS_0
R-XR-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3026 DDRSS_PHY_1337 Register Field Descriptions
BitFieldTypeResetDescription
31-24RESERVEDRX
23-0PHY_CAL_RESULT6_OBS_0R0h

Pad calibration internal results observation delta values for block 0.
READ-ONLY

2.5.4.671 DDRSS_PHY_1338 Register (Offset = 54E8h) [reset = X]

DDRSS_PHY_1338 is shown in Figure 8-1508 and described in Table 8-3028.

Return to Summary Table.

Table 8-3027 DDRSS_PHY_1338 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54E8h
Figure 8-1508 DDRSS_PHY_1338 Register
31302928272625242322212019181716
RESERVEDPHY_CAL_CPTR_CNT_0PHY_CAL_RESULT7_OBS_0
R/W-XR/W-0hR-0h
1514131211109876543210
PHY_CAL_RESULT7_OBS_0
R-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-3028 DDRSS_PHY_1338 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-24PHY_CAL_CPTR_CNT_0R/W0h

defines sample capture number in pad calibration process

23-0PHY_CAL_RESULT7_OBS_0R0h

Pad calibration internal results observation delta values for block 0.
READ-ONLY

2.5.4.672 DDRSS_PHY_1339 Register (Offset = 54ECh) [reset = X]

DDRSS_PHY_1339 is shown in Figure 8-1509 and described in Table 8-3030.

Return to Summary Table.

Table 8-3029 DDRSS_PHY_1339 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54ECh
Figure 8-1509 DDRSS_PHY_1339 Register
3130292827262524
RESERVEDPHY_CAL_DBG_CFG_0
R/W-XR/W-0h
2322212019181716
PHY_CAL_RCV_FINE_ADJ_0
R/W-0h
15141312111098
PHY_CAL_PD_FINE_ADJ_0
R/W-0h
76543210
PHY_CAL_PU_FINE_ADJ_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3030 DDRSS_PHY_1339 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_CAL_DBG_CFG_0R/W0h

defines debug configuration in pad calibration process

23-16PHY_CAL_RCV_FINE_ADJ_0R/W0h

defines adjustment for RCV code in pad calibration process

15-8PHY_CAL_PD_FINE_ADJ_0R/W0h

defines adjustment for PD code in pad calibration process

7-0PHY_CAL_PU_FINE_ADJ_0R/W0h

defines adjustment for PU code in pad calibration process

2.5.4.673 DDRSS_PHY_1340 Register (Offset = 54F0h) [reset = X]

DDRSS_PHY_1340 is shown in Figure 8-1510 and described in Table 8-3032.

Return to Summary Table.

Table 8-3031 DDRSS_PHY_1340 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54F0h
Figure 8-1510 DDRSS_PHY_1340 Register
3130292827262524
RESERVED
W-X
2322212019181716
RESERVED
W-X
15141312111098
RESERVED
W-X
76543210
RESERVEDSC_PHY_PAD_DBG_CONT_0
W-XW-0h
LEGEND: W = Write Only; -n = value after reset
Table 8-3032 DDRSS_PHY_1340 Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDWX
0SC_PHY_PAD_DBG_CONT_0W0h

Allows the pad calibration state machine to advance (when in debug mode) for slice 0.
Set to 1 to trigger.
WRITE-ONLY

2.5.4.674 DDRSS_PHY_1341 Register (Offset = 54F4h) [reset = 0h]

DDRSS_PHY_1341 is shown in Figure 8-1511 and described in Table 8-3034.

Return to Summary Table.

Table 8-3033 DDRSS_PHY_1341 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54F4h
Figure 8-1511 DDRSS_PHY_1341 Register
313029282726252423222120191817161514131211109876543210
PHY_CAL_RESULT3_OBS_0
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3034 DDRSS_PHY_1341 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_CAL_RESULT3_OBS_0R0h

Pad calibration results first/last0/1 observation values for block 0.
READ-ONLY

2.5.4.675 DDRSS_PHY_1342 Register (Offset = 54F8h) [reset = X]

DDRSS_PHY_1342 is shown in Figure 8-1512 and described in Table 8-3036.

Return to Summary Table.

Table 8-3035 DDRSS_PHY_1342 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54F8h
Figure 8-1512 DDRSS_PHY_1342 Register
3130292827262524
RESERVEDPHY_CAL_SLOPE_ADJ_0
R/W-XR/W-00041020h
2322212019181716
PHY_CAL_SLOPE_ADJ_0
R/W-00041020h
15141312111098
PHY_CAL_SLOPE_ADJ_0
R/W-00041020h
76543210
RESERVEDPHY_ADRCTL_PVT_MAP_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3036 DDRSS_PHY_1342 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-8PHY_CAL_SLOPE_ADJ_0R/W00041020h

defines slope configure in pad calibration process

7RESERVEDR/WX
6-0PHY_ADRCTL_PVT_MAP_0R/W0h

defines slope configure in pad calibration process

2.5.4.676 DDRSS_PHY_1343 Register (Offset = 54FCh) [reset = X]

DDRSS_PHY_1343 is shown in Figure 8-1513 and described in Table 8-3038.

Return to Summary Table.

Table 8-3037 DDRSS_PHY_1343 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 54FCh
Figure 8-1513 DDRSS_PHY_1343 Register
31302928272625242322212019181716
RESERVEDPHY_CAL_SLOPE_ADJ_PASS2_0
R/W-XR/W-00041020h
1514131211109876543210
PHY_CAL_SLOPE_ADJ_PASS2_0
R/W-00041020h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3038 DDRSS_PHY_1343 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_CAL_SLOPE_ADJ_PASS2_0R/W00041020h

defines slope configure for pass2 in pad calibration process

2.5.4.677 DDRSS_PHY_1344 Register (Offset = 5500h) [reset = X]

DDRSS_PHY_1344 is shown in Figure 8-1514 and described in Table 8-3040.

Return to Summary Table.

Table 8-3039 DDRSS_PHY_1344 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5500h
Figure 8-1514 DDRSS_PHY_1344 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_CAL_TWO_PASS_CFG_0
R/W-XR/W-00C98C98h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3040 DDRSS_PHY_1344 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-0PHY_CAL_TWO_PASS_CFG_0R/W00C98C98h

defines cal_en configure in pad calibration process

2.5.4.678 DDRSS_PHY_1345 Register (Offset = 5504h) [reset = X]

DDRSS_PHY_1345 is shown in Figure 8-1515 and described in Table 8-3042.

Return to Summary Table.

Table 8-3041 DDRSS_PHY_1345 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5504h
Figure 8-1515 DDRSS_PHY_1345 Register
3130292827262524
RESERVEDPHY_CAL_RANGE_PASS1_PU_MAX_DELTA_0
R/W-XR/W-3Fh
2322212019181716
RESERVEDPHY_CAL_SW_CAL_CFG_0
R/W-XR/W-0h
15141312111098
PHY_CAL_SW_CAL_CFG_0
R/W-0h
76543210
PHY_CAL_SW_CAL_CFG_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3042 DDRSS_PHY_1345 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_CAL_RANGE_PASS1_PU_MAX_DELTA_0R/W3Fh

Pad calibration pass1 pu results won't update if out of max delta range .

23RESERVEDR/WX
22-0PHY_CAL_SW_CAL_CFG_0R/W0h

defines firmware based pad calibration process

2.5.4.679 DDRSS_PHY_1346 Register (Offset = 5508h) [reset = X]

DDRSS_PHY_1346 is shown in Figure 8-1516 and described in Table 8-3044.

Return to Summary Table.

Table 8-3043 DDRSS_PHY_1346 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5508h
Figure 8-1516 DDRSS_PHY_1346 Register
3130292827262524
RESERVEDPHY_CAL_RANGE_PASS2_PD_MAX_DELTA_0
R/W-XR/W-3Fh
2322212019181716
RESERVEDPHY_CAL_RANGE_PASS2_PU_MAX_DELTA_0
R/W-XR/W-3Fh
15141312111098
RESERVEDPHY_CAL_RANGE_PASS1_RX_MAX_DELTA_0
R/W-XR/W-1Fh
76543210
RESERVEDPHY_CAL_RANGE_PASS1_PD_MAX_DELTA_0
R/W-XR/W-3Fh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3044 DDRSS_PHY_1346 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_CAL_RANGE_PASS2_PD_MAX_DELTA_0R/W3Fh

Pad calibration pass2 pd results won't update if out of max delta range .

23-22RESERVEDR/WX
21-16PHY_CAL_RANGE_PASS2_PU_MAX_DELTA_0R/W3Fh

Pad calibration pass2 pu results won't update if out of max delta range .

15-13RESERVEDR/WX
12-8PHY_CAL_RANGE_PASS1_RX_MAX_DELTA_0R/W1Fh

Pad calibration pass1 rx results won't update if out of max delta range .

7-6RESERVEDR/WX
5-0PHY_CAL_RANGE_PASS1_PD_MAX_DELTA_0R/W3Fh

Pad calibration pass1 pd results won't update if out of max delta range .

2.5.4.680 DDRSS_PHY_1347 Register (Offset = 550Ch) [reset = X]

DDRSS_PHY_1347 is shown in Figure 8-1517 and described in Table 8-3046.

Return to Summary Table.

Table 8-3045 DDRSS_PHY_1347 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 550Ch
Figure 8-1517 DDRSS_PHY_1347 Register
3130292827262524
RESERVEDPHY_CAL_RANGE_PASS1_RX_MIN_DELTA_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_CAL_RANGE_PASS1_PD_MIN_DELTA_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CAL_RANGE_PASS1_PU_MIN_DELTA_0
R/W-XR/W-0h
76543210
RESERVEDPHY_CAL_RANGE_PASS2_RX_MAX_DELTA_0
R/W-XR/W-1Fh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3046 DDRSS_PHY_1347 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_CAL_RANGE_PASS1_RX_MIN_DELTA_0R/W0h

Pad calibration pass1 rx results won't update if out of min delta range .

23-22RESERVEDR/WX
21-16PHY_CAL_RANGE_PASS1_PD_MIN_DELTA_0R/W0h

Pad calibration pass1 pd results won't update if out of min delta range .

15-14RESERVEDR/WX
13-8PHY_CAL_RANGE_PASS1_PU_MIN_DELTA_0R/W0h

Pad calibration pass1 pu results won't update if out of min delta range .

7-5RESERVEDR/WX
4-0PHY_CAL_RANGE_PASS2_RX_MAX_DELTA_0R/W1Fh

Pad calibration pass2 rx results won't update if out of max delta range .

2.5.4.681 DDRSS_PHY_1348 Register (Offset = 5510h) [reset = X]

DDRSS_PHY_1348 is shown in Figure 8-1518 and described in Table 8-3048.

Return to Summary Table.

Table 8-3047 DDRSS_PHY_1348 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5510h
Figure 8-1518 DDRSS_PHY_1348 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_CAL_RANGE_PASS2_RX_MIN_DELTA_0
R/W-XR/W-0h
15141312111098
RESERVEDPHY_CAL_RANGE_PASS2_PD_MIN_DELTA_0
R/W-XR/W-0h
76543210
RESERVEDPHY_CAL_RANGE_PASS2_PU_MIN_DELTA_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3048 DDRSS_PHY_1348 Register Field Descriptions
BitFieldTypeResetDescription
31-21RESERVEDR/WX
20-16PHY_CAL_RANGE_PASS2_RX_MIN_DELTA_0R/W0h

Pad calibration pass2 rx results won't update if out of min delta range .

15-14RESERVEDR/WX
13-8PHY_CAL_RANGE_PASS2_PD_MIN_DELTA_0R/W0h

Pad calibration pass2 pd results won't update if out of min delta range .

7-6RESERVEDR/WX
5-0PHY_CAL_RANGE_PASS2_PU_MIN_DELTA_0R/W0h

Pad calibration pass2 pu results won't update if out of min delta range .

2.5.4.682 DDRSS_PHY_1349 Register (Offset = 5514h) [reset = X]

DDRSS_PHY_1349 is shown in Figure 8-1519 and described in Table 8-3050.

Return to Summary Table.

Table 8-3049 DDRSS_PHY_1349 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5514h
Figure 8-1519 DDRSS_PHY_1349 Register
31302928272625242322212019181716
RESERVEDPHY_PARITY_ERROR_REGIF_AC
R/W-XR/W-0h
1514131211109876543210
PHY_PAD_ATB_CTRL
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3050 DDRSS_PHY_1349 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_PARITY_ERROR_REGIF_ACR/W0h

Inject parity error to register interface signals for ac slice.

15-0PHY_PAD_ATB_CTRLR/W0h

Pad ATB control settings.
Bit (0) is the enable signal.
Bits (
5:1) are the ATB data signals.
Bits (
15:8) are the 1 hot select for which pad is selected.

2.5.4.683 DDRSS_PHY_1350 Register (Offset = 5518h) [reset = X]

DDRSS_PHY_1350 is shown in Figure 8-1520 and described in Table 8-3052.

Return to Summary Table.

Table 8-3051 DDRSS_PHY_1350 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5518h
Figure 8-1520 DDRSS_PHY_1350 Register
3130292827262524
RESERVEDPHY_AC_LPBK_ENABLE
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_AC_LPBK_OBS_SELECT
R/W-XR/W-0h
15141312111098
RESERVEDPHY_AC_LPBK_ERR_CLEAR
R/W-XW-0h
76543210
RESERVEDPHY_ADRCTL_MANUAL_UPDATE
R/W-XW-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3052 DDRSS_PHY_1350 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_AC_LPBK_ENABLER/W0h

Loopback enable for the address/control slices.

23-17RESERVEDR/WX
16PHY_AC_LPBK_OBS_SELECTR/W0h

Select value to map an individual loopback address/control slice observation register to the global observation register.

15-9RESERVEDR/WX
8PHY_AC_LPBK_ERR_CLEARW0h

Address/control loopback error clear.
Set to 1 to clear error.
WRITE-ONLY

7-1RESERVEDR/WX
0PHY_ADRCTL_MANUAL_UPDATEW0h

Address/control manual update of slave delay lines.
Set to 1 to update.
WRITE-ONLY

2.5.4.684 DDRSS_PHY_1351 Register (Offset = 551Ch) [reset = X]

DDRSS_PHY_1351 is shown in Figure 8-1521 and described in Table 8-3054.

Return to Summary Table.

Table 8-3053 DDRSS_PHY_1351 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 551Ch
Figure 8-1521 DDRSS_PHY_1351 Register
3130292827262524
RESERVEDPHY_AC_PRBS_PATTERN_MASK
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_AC_PRBS_PATTERN_START
R/W-XR/W-1h
15141312111098
RESERVEDPHY_AC_LPBK_CONTROL
R/W-XR/W-0h
76543210
PHY_AC_LPBK_CONTROL
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3054 DDRSS_PHY_1351 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_AC_PRBS_PATTERN_MASKR/W0h

PRBS7 mask signal for address/control slice.

23RESERVEDR/WX
22-16PHY_AC_PRBS_PATTERN_STARTR/W1h

PRBS7 start pattern for address/control slice.

15-9RESERVEDR/WX
8-0PHY_AC_LPBK_CONTROLR/W0h

Address/control slice loopback control setting.

2.5.4.685 DDRSS_PHY_1352 Register (Offset = 5520h) [reset = 0h]

DDRSS_PHY_1352 is shown in Figure 8-1522 and described in Table 8-3056.

Return to Summary Table.

Table 8-3055 DDRSS_PHY_1352 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5520h
Figure 8-1522 DDRSS_PHY_1352 Register
313029282726252423222120191817161514131211109876543210
PHY_AC_LPBK_RESULT_OBS
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3056 DDRSS_PHY_1352 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_AC_LPBK_RESULT_OBSR0h

Observation register for the loopback address/control slices.
READ-ONLY

2.5.4.686 DDRSS_PHY_1353 Register (Offset = 5524h) [reset = X]

DDRSS_PHY_1353 is shown in Figure 8-1523 and described in Table 8-3058.

Return to Summary Table.

Table 8-3057 DDRSS_PHY_1353 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5524h
Figure 8-1523 DDRSS_PHY_1353 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_AC_CLK_LPBK_CONTROL
R/W-XR/W-0h
15141312111098
RESERVEDPHY_AC_CLK_LPBK_ENABLE
R/W-XR/W-0h
76543210
RESERVEDPHY_AC_CLK_LPBK_OBS_SELECT
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3058 DDRSS_PHY_1353 Register Field Descriptions
BitFieldTypeResetDescription
31-22RESERVEDR/WX
21-16PHY_AC_CLK_LPBK_CONTROLR/W0h

Mem clk block loopback control setting.

15-9RESERVEDR/WX
8PHY_AC_CLK_LPBK_ENABLER/W0h

Loopback enable for mem clk blocks.

7-1RESERVEDR/WX
0PHY_AC_CLK_LPBK_OBS_SELECTR/W0h

Select value to map an individual loopback mem clk block observation register to the global observation register.

2.5.4.687 DDRSS_PHY_1354 Register (Offset = 5528h) [reset = X]

DDRSS_PHY_1354 is shown in Figure 8-1524 and described in Table 8-3060.

Return to Summary Table.

Table 8-3059 DDRSS_PHY_1354 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5528h
Figure 8-1524 DDRSS_PHY_1354 Register
3130292827262524
RESERVEDPHY_TOP_PWR_RDC_DISABLE
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_AC_PWR_RDC_DISABLE
R/W-XR/W-0h
15141312111098
PHY_AC_CLK_LPBK_RESULT_OBS
R-0h
76543210
PHY_AC_CLK_LPBK_RESULT_OBS
R-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-3060 DDRSS_PHY_1354 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_TOP_PWR_RDC_DISABLER/W0h

top param power reduction disable.

23-17RESERVEDR/WX
16PHY_AC_PWR_RDC_DISABLER/W0h

ac slice power reduction disable.

15-0PHY_AC_CLK_LPBK_RESULT_OBSR0h

Observation register for loopback mem clk blocks.
READ-ONLY

2.5.4.688 DDRSS_PHY_1355 Register (Offset = 552Ch) [reset = X]

DDRSS_PHY_1355 is shown in Figure 8-1525 and described in Table 8-3062.

Return to Summary Table.

Table 8-3061 DDRSS_PHY_1355 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 552Ch
Figure 8-1525 DDRSS_PHY_1355 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_AC_SLV_DLY_CTRL_GATE_DISABLE
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3062 DDRSS_PHY_1355 Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR/WX
0PHY_AC_SLV_DLY_CTRL_GATE_DISABLER/W0h

ac slice slv_dly_control block power reduction disable.

2.5.4.689 DDRSS_PHY_1356 Register (Offset = 5530h) [reset = 0h]

DDRSS_PHY_1356 is shown in Figure 8-1526 and described in Table 8-3064.

Return to Summary Table.

Table 8-3063 DDRSS_PHY_1356 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5530h
Figure 8-1526 DDRSS_PHY_1356 Register
313029282726252423222120191817161514131211109876543210
PHY_DATA_BYTE_ORDER_SEL
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3064 DDRSS_PHY_1356 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DATA_BYTE_ORDER_SELR/W0h

Used to define the data slice's byte swap for CA bits 7:0.

2.5.4.690 DDRSS_PHY_1357 Register (Offset = 5534h) [reset = X]

DDRSS_PHY_1357 is shown in Figure 8-1527 and described in Table 8-3066.

Return to Summary Table.

Table 8-3065 DDRSS_PHY_1357 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5534h
Figure 8-1527 DDRSS_PHY_1357 Register
3130292827262524
RESERVEDPHY_ADRCTL_MSTR_DLY_ENC_SEL_0
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_CALVL_DEVICE_MAP
R/W-XR/W-0h
15141312111098
RESERVEDPHY_LPDDR4_CONNECT
R/W-XR/W-0h
76543210
PHY_DATA_BYTE_ORDER_SEL_HIGH
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3066 DDRSS_PHY_1357 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_ADRCTL_MSTR_DLY_ENC_SEL_0R/W0h

Select adrctl_mstr_dly_enc for the address/control slice 0 .

23-21RESERVEDR/WX
20-16PHY_CALVL_DEVICE_MAPR/W0h

Define which device's DQ feedback data bits should be used during CA training

15-9RESERVEDR/WX
8PHY_LPDDR4_CONNECTR/W0h

PHY is connected to LPDDR4 devices

7-0PHY_DATA_BYTE_ORDER_SEL_HIGHR/W0h

Used to define the data slice's byte swap for CA bits
9:8.

2.5.4.691 DDRSS_PHY_1358 Register (Offset = 5538h) [reset = X]

DDRSS_PHY_1358 is shown in Figure 8-1528 and described in Table 8-3068.

Return to Summary Table.

Table 8-3067 DDRSS_PHY_1358 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5538h
Figure 8-1528 DDRSS_PHY_1358 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_ADRCTL_MSTR_DLY_ENC_SEL_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3068 DDRSS_PHY_1358 Register Field Descriptions
BitFieldTypeResetDescription
31-2RESERVEDR/WX
1-0PHY_ADRCTL_MSTR_DLY_ENC_SEL_1R/W0h

Select adrctl_mstr_dly_enc for the address/control slice 1 .

2.5.4.692 DDRSS_PHY_1359 Register (Offset = 553Ch) [reset = 0h]

DDRSS_PHY_1359 is shown in Figure 8-1529 and described in Table 8-3070.

Return to Summary Table.

Table 8-3069 DDRSS_PHY_1359 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 553Ch
Figure 8-1529 DDRSS_PHY_1359 Register
313029282726252423222120191817161514131211109876543210
PHY_DDL_AC_ENABLE
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3070 DDRSS_PHY_1359 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DDL_AC_ENABLER/W0h

PHY Address/Control DDL BIST mode enable.

2.5.4.693 DDRSS_PHY_1360 Register (Offset = 5540h) [reset = X]

DDRSS_PHY_1360 is shown in Figure 8-1530 and described in Table 8-3072.

Return to Summary Table.

Table 8-3071 DDRSS_PHY_1360 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5540h
Figure 8-1530 DDRSS_PHY_1360 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_DDL_AC_MODE
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3072 DDRSS_PHY_1360 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-0PHY_DDL_AC_MODER/W0h

PHY Address/Control DDL BIST mode.

2.5.4.694 DDRSS_PHY_1361 Register (Offset = 5544h) [reset = X]

DDRSS_PHY_1361 is shown in Figure 8-1531 and described in Table 8-3074.

Return to Summary Table.

Table 8-3073 DDRSS_PHY_1361 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5544h
Figure 8-1531 DDRSS_PHY_1361 Register
3130292827262524
RESERVEDPHY_ERR_MASK_EN
R/W-XR/W-0h
2322212019181716
PHY_DDL_TRACK_UPD_THRESHOLD_AC
R/W-0h
15141312111098
RESERVEDPHY_INIT_UPDATE_CONFIG
R/W-XR/W-0h
76543210
RESERVEDPHY_DDL_AC_MASK
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3074 DDRSS_PHY_1361 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_ERR_MASK_ENR/W0h

PHY ERROR information report mask enable.

23-16PHY_DDL_TRACK_UPD_THRESHOLD_ACR/W0h

Specify threshold value for PHY init update tracking for AC slice.

15-11RESERVEDR/WX
10-8PHY_INIT_UPDATE_CONFIGR/W0h

PHY init update function configuration.

7-6RESERVEDR/WX
5-0PHY_DDL_AC_MASKR/W0h

PHY Address/Control DDL BIST mask.

2.5.4.695 DDRSS_PHY_1362 Register (Offset = 5548h) [reset = X]

DDRSS_PHY_1362 is shown in Figure 8-1532 and described in Table 8-3076.

Return to Summary Table.

Table 8-3075 DDRSS_PHY_1362 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5548h
Figure 8-1532 DDRSS_PHY_1362 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_ERR_STATUS
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3076 DDRSS_PHY_1362 Register Field Descriptions
BitFieldTypeResetDescription
31-3RESERVEDR/WX
2-0PHY_ERR_STATUSR/W0h

PHY ERROR information.

2.5.4.696 DDRSS_PHY_1363 Register (Offset = 554Ch) [reset = 0h]

DDRSS_PHY_1363 is shown in Figure 8-1533 and described in Table 8-3078.

Return to Summary Table.

Table 8-3077 DDRSS_PHY_1363 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 554Ch
Figure 8-1533 DDRSS_PHY_1363 Register
313029282726252423222120191817161514131211109876543210
PHY_DS0_DQS_ERR_COUNTER
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3078 DDRSS_PHY_1363 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DS0_DQS_ERR_COUNTERR0h

PHY DATA SLICE 0 DQS ERROR counter.

2.5.4.697 DDRSS_PHY_1364 Register (Offset = 5550h) [reset = 0h]

DDRSS_PHY_1364 is shown in Figure 8-1534 and described in Table 8-3080.

Return to Summary Table.

Table 8-3079 DDRSS_PHY_1364 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5550h
Figure 8-1534 DDRSS_PHY_1364 Register
313029282726252423222120191817161514131211109876543210
PHY_DS1_DQS_ERR_COUNTER
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3080 DDRSS_PHY_1364 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DS1_DQS_ERR_COUNTERR0h

PHY DATA SLICE 1 DQS ERROR counter.

2.5.4.698 DDRSS_PHY_1365 Register (Offset = 5554h) [reset = 0h]

DDRSS_PHY_1365 is shown in Figure 8-1535 and described in Table 8-3082.

Return to Summary Table.

Table 8-3081 DDRSS_PHY_1365 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5554h
Figure 8-1535 DDRSS_PHY_1365 Register
313029282726252423222120191817161514131211109876543210
PHY_DS2_DQS_ERR_COUNTER
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3082 DDRSS_PHY_1365 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DS2_DQS_ERR_COUNTERR0h

PHY DATA SLICE 2 DQS ERROR counter.

2.5.4.699 DDRSS_PHY_1366 Register (Offset = 5558h) [reset = 0h]

DDRSS_PHY_1366 is shown in Figure 8-1536 and described in Table 8-3084.

Return to Summary Table.

Table 8-3083 DDRSS_PHY_1366 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5558h
Figure 8-1536 DDRSS_PHY_1366 Register
313029282726252423222120191817161514131211109876543210
PHY_DS3_DQS_ERR_COUNTER
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3084 DDRSS_PHY_1366 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_DS3_DQS_ERR_COUNTERR0h

PHY DATA SLICE 3 DQS ERROR counter.

2.5.4.700 DDRSS_PHY_1367 Register (Offset = 555Ch) [reset = X]

DDRSS_PHY_1367 is shown in Figure 8-1537 and described in Table 8-3086.

Return to Summary Table.

Table 8-3085 DDRSS_PHY_1367 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 555Ch
Figure 8-1537 DDRSS_PHY_1367 Register
3130292827262524
RESERVEDPHY_DS_INIT_COMPLETE_OBS
R/W-XR-0h
2322212019181716
RESERVEDPHY_AC_INIT_COMPLETE_OBS
R/W-XR-0h
15141312111098
PHY_AC_INIT_COMPLETE_OBS
R-0h
76543210
RESERVEDPHY_DLL_RST_EN
R/W-XR/W-2h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-3086 DDRSS_PHY_1367 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_DS_INIT_COMPLETE_OBSR0h

Observation register for dfi_init_complete for data slice.
Bit0 is for data_slice0
bit1 is for data_slice 1,...
READ-ONLY.

23-18RESERVEDR/WX
17-8PHY_AC_INIT_COMPLETE_OBSR0h

Observation register for dfi_init_complete for adr and ac slice.
Bit 0 is for dfi_init_complete for all slices.
Bit(
7:4) is for adr slice, bit4 is adr_slice0..., if the adr slice number is 3, bit7 is 0.
Bit8 is for ac_slice0
bit9 is for ac_slice 1,...
READ-ONLY.

7-2RESERVEDR/WX
1-0PHY_DLL_RST_ENR/W2h

PHY DDL reset software interface enable.

2.5.4.701 DDRSS_PHY_1368 Register (Offset = 5560h) [reset = X]

DDRSS_PHY_1368 is shown in Figure 8-1538 and described in Table 8-3088.

Return to Summary Table.

Table 8-3087 DDRSS_PHY_1368 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5560h
Figure 8-1538 DDRSS_PHY_1368 Register
3130292827262524
RESERVEDPHY_GRP_SHIFT_OBS_SELECT
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_GRP_SLV_DLY_ENC_OBS_SELECT
R/W-XR/W-0h
15141312111098
RESERVEDPHY_AC_DCC_RXCAL_CTRL_GATE_DISABLE
R/W-XR/W-0h
76543210
RESERVEDPHY_UPDATE_MASK
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3088 DDRSS_PHY_1368 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_GRP_SHIFT_OBS_SELECTR/W0h

Select value to map an individual address/control group slice automatic cycle/half_cycle shift settings to the observation register.

23-20RESERVEDR/WX
19-16PHY_GRP_SLV_DLY_ENC_OBS_SELECTR/W0h

Select value to map an individual address/control group slice slave delay to the encoded value observation register.

15-9RESERVEDR/WX
8PHY_AC_DCC_RXCAL_CTRL_GATE_DISABLER/W0h

Memory clock bit slice DCC block power reduction disable.

7-1RESERVEDR/WX
0PHY_UPDATE_MASKR/W0h

Control to disable the generation of dfi_phyupd_req and use of dfi_ctrlupd_req.
If this is 0 the PHY is normal mode
if this is 1, the PHY will not respond to dfi_ctrlupd_req or not to send dfi_phyupd_req

2.5.4.702 DDRSS_PHY_1369 Register (Offset = 5564h) [reset = X]

DDRSS_PHY_1369 is shown in Figure 8-1539 and described in Table 8-3090.

Return to Summary Table.

Table 8-3089 DDRSS_PHY_1369 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5564h
Figure 8-1539 DDRSS_PHY_1369 Register
3130292827262524
RESERVED
R-X
2322212019181716
RESERVEDPHY_GRP_SHIFT_OBS
R-XR-0h
15141312111098
RESERVEDPHY_GRP_SLV_DLY_ENC_OBS
R-XR-0h
76543210
PHY_GRP_SLV_DLY_ENC_OBS
R-0h
LEGEND: R = Read Only; -n = value after reset
Table 8-3090 DDRSS_PHY_1369 Register Field Descriptions
BitFieldTypeResetDescription
31-19RESERVEDRX
18-16PHY_GRP_SHIFT_OBSR0h

Observation register for the address/control group automatic half cycle and cycle shift values.
READ-ONLY

15-11RESERVEDRX
10-0PHY_GRP_SLV_DLY_ENC_OBSR0h

Observation register for all address/control group slice slave delay encoded values.
READ-ONLY

2.5.4.703 DDRSS_PHY_1370 Register (Offset = 5568h) [reset = X]

DDRSS_PHY_1370 is shown in Figure 8-1540 and described in Table 8-3092.

Return to Summary Table.

Table 8-3091 DDRSS_PHY_1370 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5568h
Figure 8-1540 DDRSS_PHY_1370 Register
3130292827262524
RESERVEDPHY_PLL_LOCK_DEASSERT_MASK
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PARITY_ERROR_REGIF_PS
R/W-XR/W-0h
15141312111098
PHY_PARITY_ERROR_REGIF_PS
R/W-0h
76543210
RESERVEDPHY_PARITY_ERROR_INJECTION_ENABLE
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3092 DDRSS_PHY_1370 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-24PHY_PLL_LOCK_DEASSERT_MASKR/W0h

PLL Lock de-assert Mask.

23-19RESERVEDR/WX
18-8PHY_PARITY_ERROR_REGIF_PSR/W0h

Injects parity error to register interface signals in param_split.

7-1RESERVEDR/WX
0PHY_PARITY_ERROR_INJECTION_ENABLER/W0h

Enable parity error injection.
When enabled, a register write will never update any registers but instead inject a parity error to the register.

2.5.4.704 DDRSS_PHY_1371 Register (Offset = 556Ch) [reset = X]

DDRSS_PHY_1371 is shown in Figure 8-1541 and described in Table 8-3094.

Return to Summary Table.

Table 8-3093 DDRSS_PHY_1371 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 556Ch
Figure 8-1541 DDRSS_PHY_1371 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDSC_PHY_PARITY_ERROR_INFO_WOCLR
R/W-XW-0h
15141312111098
RESERVEDPHY_PARITY_ERROR_INFO_MASK
R/W-XR/W-0h
76543210
RESERVEDPHY_PARITY_ERROR_INFO
R/W-XR-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3094 DDRSS_PHY_1371 Register Field Descriptions
BitFieldTypeResetDescription
31-23RESERVEDR/WX
22-16SC_PHY_PARITY_ERROR_INFO_WOCLRW0h

Parity Error Info.
WRITE-ONLY

15RESERVEDR/WX
14-8PHY_PARITY_ERROR_INFO_MASKR/W0h

Parity Error Info Mask.

7RESERVEDR/WX
6-0PHY_PARITY_ERROR_INFOR0h

Parity Error Info.
READ-ONLY

2.5.4.705 DDRSS_PHY_1372 Register (Offset = 5570h) [reset = X]

DDRSS_PHY_1372 is shown in Figure 8-1542 and described in Table 8-3096.

Return to Summary Table.

Table 8-3095 DDRSS_PHY_1372 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5570h
Figure 8-1542 DDRSS_PHY_1372 Register
3130292827262524
RESERVEDPHY_TIMEOUT_ERROR_INFO_MASK
R/W-XR/W-0h
2322212019181716
PHY_TIMEOUT_ERROR_INFO_MASK
R/W-0h
15141312111098
RESERVEDPHY_TIMEOUT_ERROR_INFO
R/W-XR-0h
76543210
PHY_TIMEOUT_ERROR_INFO
R-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-3096 DDRSS_PHY_1372 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16PHY_TIMEOUT_ERROR_INFO_MASKR/W0h

Timeout Error Info Mask.

15-14RESERVEDR/WX
13-0PHY_TIMEOUT_ERROR_INFOR0h

Timeout Error Info.
READ-ONLY

2.5.4.706 DDRSS_PHY_1373 Register (Offset = 5574h) [reset = X]

DDRSS_PHY_1373 is shown in Figure 8-1543 and described in Table 8-3098.

Return to Summary Table.

Table 8-3097 DDRSS_PHY_1373 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5574h
Figure 8-1543 DDRSS_PHY_1373 Register
3130292827262524
RESERVEDPHY_PLL_FREQUENCY_ERROR_MASK
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PLL_FREQUENCY_ERROR
R/W-XR-0h
15141312111098
RESERVEDSC_PHY_TIMEOUT_ERROR_INFO_WOCLR
R/W-XW-0h
76543210
SC_PHY_TIMEOUT_ERROR_INFO_WOCLR
W-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3098 DDRSS_PHY_1373 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-24PHY_PLL_FREQUENCY_ERROR_MASKR/W0h

PLL Frequency Error Info Mask.

23-20RESERVEDR/WX
19-16PHY_PLL_FREQUENCY_ERRORR0h

PLL Frequency Error Info.
READ-ONLY

15-14RESERVEDR/WX
13-0SC_PHY_TIMEOUT_ERROR_INFO_WOCLRW0h

Timeout Error Info.
WRITE-ONLY

2.5.4.707 DDRSS_PHY_1374 Register (Offset = 5578h) [reset = X]

DDRSS_PHY_1374 is shown in Figure 8-1544 and described in Table 8-3100.

Return to Summary Table.

Table 8-3099 DDRSS_PHY_1374 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5578h
Figure 8-1544 DDRSS_PHY_1374 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_PLL_DSKEWCALOUT_MIN
R/W-XR/W-0h
15141312111098
PHY_PLL_DSKEWCALOUT_MIN
R/W-0h
76543210
RESERVEDSC_PHY_PLL_FREQUENCY_ERROR_WOCLR
R/W-XW-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3100 DDRSS_PHY_1374 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-8PHY_PLL_DSKEWCALOUT_MINR/W0h

PLL DSKEWCALOUT threshold min value.

7-6RESERVEDR/WX
5-0SC_PHY_PLL_FREQUENCY_ERROR_WOCLRW0h

PLL_Frequency Error Info.
WRITE-ONLY

2.5.4.708 DDRSS_PHY_1375 Register (Offset = 557Ch) [reset = X]

DDRSS_PHY_1375 is shown in Figure 8-1545 and described in Table 8-3102.

Return to Summary Table.

Table 8-3101 DDRSS_PHY_1375 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 557Ch
Figure 8-1545 DDRSS_PHY_1375 Register
3130292827262524
RESERVEDPHY_PLL_DSKEWCALOUT_ERROR_INFO_MASK
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PLL_DSKEWCALOUT_ERROR_INFO
R/W-XR-0h
15141312111098
RESERVEDPHY_PLL_DSKEWCALOUT_MAX
R/W-XR/W-0h
76543210
PHY_PLL_DSKEWCALOUT_MAX
R/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-3102 DDRSS_PHY_1375 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_PLL_DSKEWCALOUT_ERROR_INFO_MASKR/W0h

PLL DSKEWCALOUT threshold Error Info Mask.

23-18RESERVEDR/WX
17-16PHY_PLL_DSKEWCALOUT_ERROR_INFOR0h

PLL DSKEWCALOUT threshold Error Info.
READ-ONLY

15-12RESERVEDR/WX
11-0PHY_PLL_DSKEWCALOUT_MAXR/W0h

PLL DSKEWCALOUT threshold max value.

2.5.4.709 DDRSS_PHY_1376 Register (Offset = 5580h) [reset = X]

DDRSS_PHY_1376 is shown in Figure 8-1546 and described in Table 8-3104.

Return to Summary Table.

Table 8-3103 DDRSS_PHY_1376 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5580h
Figure 8-1546 DDRSS_PHY_1376 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_TOP_FSM_ERROR_INFO
R/W-XR-0h
15141312111098
PHY_TOP_FSM_ERROR_INFO
R-0h
76543210
RESERVEDSC_PHY_PLL_DSKEWCALOUT_ERROR_INFO_WOCLR
R/W-XW-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3104 DDRSS_PHY_1376 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16-8PHY_TOP_FSM_ERROR_INFOR0h

Top level FSM Error Info.
READ-ONLY

7-2RESERVEDR/WX
1-0SC_PHY_PLL_DSKEWCALOUT_ERROR_INFO_WOCLRW0h

PLL DSKEWCALOUT threshold Error Info.
WRITE-ONLY

2.5.4.710 DDRSS_PHY_1377 Register (Offset = 5584h) [reset = X]

DDRSS_PHY_1377 is shown in Figure 8-1547 and described in Table 8-3106.

Return to Summary Table.

Table 8-3105 DDRSS_PHY_1377 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5584h
Figure 8-1547 DDRSS_PHY_1377 Register
3130292827262524
RESERVEDSC_PHY_TOP_FSM_ERROR_INFO_WOCLR
R/W-XW-0h
2322212019181716
SC_PHY_TOP_FSM_ERROR_INFO_WOCLR
W-0h
15141312111098
RESERVEDPHY_TOP_FSM_ERROR_INFO_MASK
R/W-XR/W-0h
76543210
PHY_TOP_FSM_ERROR_INFO_MASK
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3106 DDRSS_PHY_1377 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24-16SC_PHY_TOP_FSM_ERROR_INFO_WOCLRW0h

Top level FSM Error Info.
WRITE-ONLY

15-9RESERVEDR/WX
8-0PHY_TOP_FSM_ERROR_INFO_MASKR/W0h

Top level FSM Error Info Mask.

2.5.4.711 DDRSS_PHY_1378 Register (Offset = 5588h) [reset = X]

DDRSS_PHY_1378 is shown in Figure 8-1548 and described in Table 8-3108.

Return to Summary Table.

Table 8-3107 DDRSS_PHY_1378 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5588h
Figure 8-1548 DDRSS_PHY_1378 Register
3130292827262524
RESERVEDPHY_FSM_TRANSIENT_ERROR_INFO_MASK
R/W-XR/W-0h
2322212019181716
PHY_FSM_TRANSIENT_ERROR_INFO_MASK
R/W-0h
15141312111098
RESERVEDPHY_FSM_TRANSIENT_ERROR_INFO
R/W-XR-0h
76543210
PHY_FSM_TRANSIENT_ERROR_INFO
R-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-3108 DDRSS_PHY_1378 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-16PHY_FSM_TRANSIENT_ERROR_INFO_MASKR/W0h

Accumulated Top level FSM Error Info Mask.

15-10RESERVEDR/WX
9-0PHY_FSM_TRANSIENT_ERROR_INFOR0h

Accumulated Top level FSM Error Info.
READ-ONLY

2.5.4.712 DDRSS_PHY_1379 Register (Offset = 558Ch) [reset = X]

DDRSS_PHY_1379 is shown in Figure 8-1549 and described in Table 8-3110.

Return to Summary Table.

Table 8-3109 DDRSS_PHY_1379 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 558Ch
Figure 8-1549 DDRSS_PHY_1379 Register
3130292827262524
RESERVEDPHY_TOP_TRAIN_CALIB_ERROR_INFO_MASK
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_TOP_TRAIN_CALIB_ERROR_INFO
R/W-XR-0h
15141312111098
RESERVEDSC_PHY_FSM_TRANSIENT_ERROR_INFO_WOCLR
R/W-XW-0h
76543210
SC_PHY_FSM_TRANSIENT_ERROR_INFO_WOCLR
W-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3110 DDRSS_PHY_1379 Register Field Descriptions
BitFieldTypeResetDescription
31-26RESERVEDR/WX
25-24PHY_TOP_TRAIN_CALIB_ERROR_INFO_MASKR/W0h

Training/Calibration Error Info Mask for TOP.

23-18RESERVEDR/WX
17-16PHY_TOP_TRAIN_CALIB_ERROR_INFOR0h

Training/Calibration Error Info for TOP.
READ-ONLY

15-10RESERVEDR/WX
9-0SC_PHY_FSM_TRANSIENT_ERROR_INFO_WOCLRW0h

Accumulated Top level FSM Error Info.
WRITE-ONLY

2.5.4.713 DDRSS_PHY_1380 Register (Offset = 5590h) [reset = X]

DDRSS_PHY_1380 is shown in Figure 8-1550 and described in Table 8-3112.

Return to Summary Table.

Table 8-3111 DDRSS_PHY_1380 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5590h
Figure 8-1550 DDRSS_PHY_1380 Register
3130292827262524
RESERVEDSC_PHY_TRAIN_CALIB_ERROR_INFO_WOCLR
R/W-XW-0h
2322212019181716
RESERVEDPHY_TRAIN_CALIB_ERROR_INFO_MASK
R/W-XR/W-0h
15141312111098
RESERVEDPHY_TRAIN_CALIB_ERROR_INFO
R/W-XR-0h
76543210
RESERVEDSC_PHY_TOP_TRAIN_CALIB_ERROR_INFO_WOCLR
R/W-XW-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3112 DDRSS_PHY_1380 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-24SC_PHY_TRAIN_CALIB_ERROR_INFO_WOCLRW0h

Training/Calibration Error Info.
WRITE-ONLY

23RESERVEDR/WX
22-16PHY_TRAIN_CALIB_ERROR_INFO_MASKR/W0h

Training/Calibration Error Info Mask.

15RESERVEDR/WX
14-8PHY_TRAIN_CALIB_ERROR_INFOR0h

Training/Calibration Error Info.
READ-ONLY

7-2RESERVEDR/WX
1-0SC_PHY_TOP_TRAIN_CALIB_ERROR_INFO_WOCLRW0h

Training/Calibration Error Info for TOP.
WRITE-ONLY

2.5.4.714 DDRSS_PHY_1381 Register (Offset = 5594h) [reset = X]

DDRSS_PHY_1381 is shown in Figure 8-1551 and described in Table 8-3114.

Return to Summary Table.

Table 8-3113 DDRSS_PHY_1381 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5594h
Figure 8-1551 DDRSS_PHY_1381 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVEDPHY_GLOBAL_ERROR_INFO_MASK
R/W-XR/W-0h
76543210
RESERVEDPHY_GLOBAL_ERROR_INFO
R/W-XR-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-3114 DDRSS_PHY_1381 Register Field Descriptions
BitFieldTypeResetDescription
31-14RESERVEDR/WX
13-8PHY_GLOBAL_ERROR_INFO_MASKR/W0h

Global Error Info Mask.

7-6RESERVEDR/WX
5-0PHY_GLOBAL_ERROR_INFOR0h

Global Error Info.
READ-ONLY

2.5.4.715 DDRSS_PHY_1382 Register (Offset = 5598h) [reset = X]

DDRSS_PHY_1382 is shown in Figure 8-1552 and described in Table 8-3116.

Return to Summary Table.

Table 8-3115 DDRSS_PHY_1382 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5598h
Figure 8-1552 DDRSS_PHY_1382 Register
31302928272625242322212019181716
RESERVEDPHY_TRAINING_TIMEOUT_VALUE
R/W-XR/W-0h
1514131211109876543210
PHY_TRAINING_TIMEOUT_VALUE
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3116 DDRSS_PHY_1382 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_TRAINING_TIMEOUT_VALUER/W0h

Training timeout value.

2.5.4.716 DDRSS_PHY_1383 Register (Offset = 559Ch) [reset = X]

DDRSS_PHY_1383 is shown in Figure 8-1553 and described in Table 8-3118.

Return to Summary Table.

Table 8-3117 DDRSS_PHY_1383 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 559Ch
Figure 8-1553 DDRSS_PHY_1383 Register
31302928272625242322212019181716
RESERVEDPHY_INIT_TIMEOUT_VALUE
R/W-XR/W-0h
1514131211109876543210
PHY_INIT_TIMEOUT_VALUE
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3118 DDRSS_PHY_1383 Register Field Descriptions
BitFieldTypeResetDescription
31-20RESERVEDR/WX
19-0PHY_INIT_TIMEOUT_VALUER/W0h

Init or DFS timeout value.

2.5.4.717 DDRSS_PHY_1384 Register (Offset = 55A0h) [reset = X]

DDRSS_PHY_1384 is shown in Figure 8-1554 and described in Table 8-3120.

Return to Summary Table.

Table 8-3119 DDRSS_PHY_1384 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55A0h
Figure 8-1554 DDRSS_PHY_1384 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
PHY_LP_TIMEOUT_VALUE
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3120 DDRSS_PHY_1384 Register Field Descriptions
BitFieldTypeResetDescription
31-16RESERVEDR/WX
15-0PHY_LP_TIMEOUT_VALUER/W0h

DFI LP timeout value.

2.5.4.718 DDRSS_PHY_1385 Register (Offset = 55A4h) [reset = 0h]

DDRSS_PHY_1385 is shown in Figure 8-1555 and described in Table 8-3122.

Return to Summary Table.

Table 8-3121 DDRSS_PHY_1385 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55A4h
Figure 8-1555 DDRSS_PHY_1385 Register
313029282726252423222120191817161514131211109876543210
PHY_PHYUPD_TIMEOUT_VALUE
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3122 DDRSS_PHY_1385 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_PHYUPD_TIMEOUT_VALUER/W0h

DFI PHYUPD timeout value.

2.5.4.719 DDRSS_PHY_1386 Register (Offset = 55A8h) [reset = X]

DDRSS_PHY_1386 is shown in Figure 8-1556 and described in Table 8-3124.

Return to Summary Table.

Table 8-3123 DDRSS_PHY_1386 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55A8h
Figure 8-1556 DDRSS_PHY_1386 Register
3130292827262524
RESERVEDPHY_PLL_LOCK_0_MIN_VALUE
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_PHYMSTR_TIMEOUT_VALUE
R/W-XR/W-0h
15141312111098
PHY_PHYMSTR_TIMEOUT_VALUE
R/W-0h
76543210
PHY_PHYMSTR_TIMEOUT_VALUE
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3124 DDRSS_PHY_1386 Register Field Descriptions
BitFieldTypeResetDescription
31-29RESERVEDR/WX
28-24PHY_PLL_LOCK_0_MIN_VALUER/W0h

PLL min timeout value.

23-20RESERVEDR/WX
19-0PHY_PHYMSTR_TIMEOUT_VALUER/W0h

DFI PHYMSTR timeout value.

2.5.4.720 DDRSS_PHY_1387 Register (Offset = 55ACh) [reset = X]

DDRSS_PHY_1387 is shown in Figure 8-1557 and described in Table 8-3126.

Return to Summary Table.

Table 8-3125 DDRSS_PHY_1387 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55ACh
Figure 8-1557 DDRSS_PHY_1387 Register
3130292827262524
RESERVEDPHY_PLL_FREQUENCY_DELTA
R/W-XR/W-0h
2322212019181716
PHY_RDDATA_VALID_TIMEOUT_VALUE
R/W-0h
15141312111098
PHY_PLL_LOCK_TIMEOUT_VALUE
R/W-0h
76543210
PHY_PLL_LOCK_TIMEOUT_VALUE
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3126 DDRSS_PHY_1387 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_PLL_FREQUENCY_DELTAR/W0h

Acceptable PLL frequency delta.

23-16PHY_RDDATA_VALID_TIMEOUT_VALUER/W0h

RDDATA VALID timeout value.

15-0PHY_PLL_LOCK_TIMEOUT_VALUER/W0h

PLL max timeout value.

2.5.4.721 DDRSS_PHY_1388 Register (Offset = 55B0h) [reset = X]

DDRSS_PHY_1388 is shown in Figure 8-1558 and described in Table 8-3128.

Return to Summary Table.

Table 8-3127 DDRSS_PHY_1388 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55B0h
Figure 8-1558 DDRSS_PHY_1388 Register
31302928272625242322212019181716
RESERVEDPHY_ADRCTL_FSM_ERROR_INFO_0
R/W-XR-0h
1514131211109876543210
PHY_PLL_FREQUENCY_COMPARE_INTERVAL
R/W-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-3128 DDRSS_PHY_1388 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16PHY_ADRCTL_FSM_ERROR_INFO_0R0h

ADRCTL slice level FSM Error Info.
READ-ONLY

15-0PHY_PLL_FREQUENCY_COMPARE_INTERVALR/W0h

PLL Frequency compare interval.

2.5.4.722 DDRSS_PHY_1389 Register (Offset = 55B4h) [reset = X]

DDRSS_PHY_1389 is shown in Figure 8-1559 and described in Table 8-3130.

Return to Summary Table.

Table 8-3129 DDRSS_PHY_1389 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55B4h
Figure 8-1559 DDRSS_PHY_1389 Register
3130292827262524
RESERVEDSC_PHY_ADRCTL_FSM_ERROR_INFO_WOCLR_0
R/W-XW-0h
2322212019181716
SC_PHY_ADRCTL_FSM_ERROR_INFO_WOCLR_0
W-0h
15141312111098
RESERVEDPHY_ADRCTL_FSM_ERROR_INFO_MASK_0
R/W-XR/W-0h
76543210
PHY_ADRCTL_FSM_ERROR_INFO_MASK_0
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3130 DDRSS_PHY_1389 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16SC_PHY_ADRCTL_FSM_ERROR_INFO_WOCLR_0W0h

ADRCTL Slice level FSM Error Info.
WRITE-ONLY

15-14RESERVEDR/WX
13-0PHY_ADRCTL_FSM_ERROR_INFO_MASK_0R/W0h

ADRCTL Slice level FSM Error Info Mask.

2.5.4.723 DDRSS_PHY_1390 Register (Offset = 55B8h) [reset = X]

DDRSS_PHY_1390 is shown in Figure 8-1560 and described in Table 8-3132.

Return to Summary Table.

Table 8-3131 DDRSS_PHY_1390 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55B8h
Figure 8-1560 DDRSS_PHY_1390 Register
3130292827262524
RESERVEDPHY_ADRCTL_FSM_ERROR_INFO_MASK_1
R/W-XR/W-0h
2322212019181716
PHY_ADRCTL_FSM_ERROR_INFO_MASK_1
R/W-0h
15141312111098
RESERVEDPHY_ADRCTL_FSM_ERROR_INFO_1
R/W-XR-0h
76543210
PHY_ADRCTL_FSM_ERROR_INFO_1
R-0h
LEGEND: R = Read Only; R/W = Read/Write; -n = value after reset
Table 8-3132 DDRSS_PHY_1390 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16PHY_ADRCTL_FSM_ERROR_INFO_MASK_1R/W0h

ADRCTL Slice level FSM Error Info Mask.

15-14RESERVEDR/WX
13-0PHY_ADRCTL_FSM_ERROR_INFO_1R0h

ADRCTL slice level FSM Error Info.
READ-ONLY

2.5.4.724 DDRSS_PHY_1391 Register (Offset = 55BCh) [reset = X]

DDRSS_PHY_1391 is shown in Figure 8-1561 and described in Table 8-3134.

Return to Summary Table.

Table 8-3133 DDRSS_PHY_1391 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55BCh
Figure 8-1561 DDRSS_PHY_1391 Register
3130292827262524
RESERVEDPHY_MEMCLK_FSM_ERROR_INFO_0
R/W-XR-0h
2322212019181716
PHY_MEMCLK_FSM_ERROR_INFO_0
R-0h
15141312111098
RESERVEDSC_PHY_ADRCTL_FSM_ERROR_INFO_WOCLR_1
R/W-XW-0h
76543210
SC_PHY_ADRCTL_FSM_ERROR_INFO_WOCLR_1
W-0h
LEGEND: R = Read Only; R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3134 DDRSS_PHY_1391 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16PHY_MEMCLK_FSM_ERROR_INFO_0R0h

MEMCLK slice level FSM Error Info.
READ-ONLY

15-14RESERVEDR/WX
13-0SC_PHY_ADRCTL_FSM_ERROR_INFO_WOCLR_1W0h

ADRCTL Slice level FSM Error Info.
WRITE-ONLY

2.5.4.725 DDRSS_PHY_1392 Register (Offset = 55C0h) [reset = X]

DDRSS_PHY_1392 is shown in Figure 8-1562 and described in Table 8-3136.

Return to Summary Table.

Table 8-3135 DDRSS_PHY_1392 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55C0h
Figure 8-1562 DDRSS_PHY_1392 Register
3130292827262524
RESERVEDSC_PHY_MEMCLK_FSM_ERROR_INFO_WOCLR_0
R/W-XW-0h
2322212019181716
SC_PHY_MEMCLK_FSM_ERROR_INFO_WOCLR_0
W-0h
15141312111098
RESERVEDPHY_MEMCLK_FSM_ERROR_INFO_MASK_0
R/W-XR/W-0h
76543210
PHY_MEMCLK_FSM_ERROR_INFO_MASK_0
R/W-0h
LEGEND: R/W = Read/Write; W = Write Only; -n = value after reset
Table 8-3136 DDRSS_PHY_1392 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-16SC_PHY_MEMCLK_FSM_ERROR_INFO_WOCLR_0W0h

MEMCLK Slice level FSM Error Info.
WRITE-ONLY

15-14RESERVEDR/WX
13-0PHY_MEMCLK_FSM_ERROR_INFO_MASK_0R/W0h

MEMCLK Slice level FSM Error Info Mask.

2.5.4.726 DDRSS_PHY_1393 Register (Offset = 55C4h) [reset = X]

DDRSS_PHY_1393 is shown in Figure 8-1563 and described in Table 8-3138.

Return to Summary Table.

Table 8-3137 DDRSS_PHY_1393 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55C4h
Figure 8-1563 DDRSS_PHY_1393 Register
31302928272625242322212019181716
RESERVEDPHY_PAD_CAL_IO_CFG_0
R/W-XR/W-0h
1514131211109876543210
PHY_PAD_CAL_IO_CFG_0
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3138 DDRSS_PHY_1393 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_PAD_CAL_IO_CFG_0R/W0h

Pad calibration Controls PCLK/PARK pin and vref switch.

2.5.4.727 DDRSS_PHY_1394 Register (Offset = 55C8h) [reset = X]

DDRSS_PHY_1394 is shown in Figure 8-1564 and described in Table 8-3140.

Return to Summary Table.

Table 8-3139 DDRSS_PHY_1394 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55C8h
Figure 8-1564 DDRSS_PHY_1394 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_PAD_ACS_IO_CFG
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3140 DDRSS_PHY_1394 Register Field Descriptions
BitFieldTypeResetDescription
31-14RESERVEDR/WX
13-0PHY_PAD_ACS_IO_CFGR/W0h

Controls PCLK/PARK pin for acs pad.

2.5.4.728 DDRSS_PHY_1395 Register (Offset = 55CCh) [reset = X]

DDRSS_PHY_1395 is shown in Figure 8-1565 and described in Table 8-3142.

Return to Summary Table.

Table 8-3141 DDRSS_PHY_1395 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55CCh
Figure 8-1565 DDRSS_PHY_1395 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_PLL_BYPASS
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3142 DDRSS_PHY_1395 Register Field Descriptions
BitFieldTypeResetDescription
31-1RESERVEDR/WX
0PHY_PLL_BYPASSR/W0h

PHY clock PLL bypass select.

2.5.4.729 DDRSS_PHY_1396 Register (Offset = 55D0h) [reset = X]

DDRSS_PHY_1396 is shown in Figure 8-1566 and described in Table 8-3144.

Return to Summary Table.

Table 8-3143 DDRSS_PHY_1396 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55D0h
Figure 8-1566 DDRSS_PHY_1396 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVEDPHY_LOW_FREQ_SEL
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PLL_CTRL
R/W-XR/W-0h
76543210
PHY_PLL_CTRL
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3144 DDRSS_PHY_1396 Register Field Descriptions
BitFieldTypeResetDescription
31-17RESERVEDR/WX
16PHY_LOW_FREQ_SELR/W0h

Enables the PHY to enter/exit the PLL domain from the negative clock edge.
Set to 1 at low frequencies to enable.

15-13RESERVEDR/WX
12-0PHY_PLL_CTRLR/W0h

PHY clock PLL controls.

2.5.4.730 DDRSS_PHY_1397 Register (Offset = 55D4h) [reset = X]

DDRSS_PHY_1397 is shown in Figure 8-1567 and described in Table 8-3146.

Return to Summary Table.

Table 8-3145 DDRSS_PHY_1397 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55D4h
Figure 8-1567 DDRSS_PHY_1397 Register
3130292827262524
RESERVEDPHY_CSLVL_DLY_STEP
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_CSLVL_CAPTURE_CNT
R/W-XR/W-0h
15141312111098
RESERVEDPHY_PAD_VREF_CTRL_AC
R/W-XR/W-0h
76543210
PHY_PAD_VREF_CTRL_AC
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3146 DDRSS_PHY_1397 Register Field Descriptions
BitFieldTypeResetDescription
31-28RESERVEDR/WX
27-24PHY_CSLVL_DLY_STEPR/W0h

Sets the delay step size plus 1 during CS training.

23-20RESERVEDR/WX
19-16PHY_CSLVL_CAPTURE_CNTR/W0h

Defines the number of samples to take at each GRP slave delay setting during CS training.

15-12RESERVEDR/WX
11-0PHY_PAD_VREF_CTRL_ACR/W0h

Pad VREF control settings for the address/control.

2.5.4.731 DDRSS_PHY_1398 Register (Offset = 55D8h) [reset = X]

DDRSS_PHY_1398 is shown in Figure 8-1568 and described in Table 8-3148.

Return to Summary Table.

Table 8-3147 DDRSS_PHY_1398 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55D8h
Figure 8-1568 DDRSS_PHY_1398 Register
3130292827262524
RESERVEDPHY_LVL_MEAS_DLY_STEP_ENABLE
R/W-XR/W-0h
2322212019181716
RESERVEDPHY_SW_CSLVL_DVW_MIN_EN
R/W-XR/W-0h
15141312111098
RESERVEDPHY_SW_CSLVL_DVW_MIN
R/W-XR/W-0h
76543210
PHY_SW_CSLVL_DVW_MIN
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3148 DDRSS_PHY_1398 Register Field Descriptions
BitFieldTypeResetDescription
31-25RESERVEDR/WX
24PHY_LVL_MEAS_DLY_STEP_ENABLER/W0h

Enables the phy_adr_meas_dly_step_value to be used instead of the phy_cslvl_dly_step parameter.

23-17RESERVEDR/WX
16PHY_SW_CSLVL_DVW_MIN_ENR/W0h

Enables the software override data valid window size during CS training.

15-9RESERVEDR/WX
8-0PHY_SW_CSLVL_DVW_MINR/W0h

Sets the software override data valid window size during CS training.

2.5.4.732 DDRSS_PHY_1399 Register (Offset = 55DCh) [reset = X]

DDRSS_PHY_1399 is shown in Figure 8-1569 and described in Table 8-3150.

Return to Summary Table.

Table 8-3149 DDRSS_PHY_1399 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55DCh
Figure 8-1569 DDRSS_PHY_1399 Register
31302928272625242322212019181716
RESERVEDPHY_GRP1_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_GRP0_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3150 DDRSS_PHY_1399 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_GRP1_SLAVE_DELAY_0R/W0h

Address slice slave delay setting for address slice 1.

15-11RESERVEDR/WX
10-0PHY_GRP0_SLAVE_DELAY_0R/W0h

Address slice slave delay setting for address slice 0.

2.5.4.733 DDRSS_PHY_1400 Register (Offset = 55E0h) [reset = X]

DDRSS_PHY_1400 is shown in Figure 8-1570 and described in Table 8-3152.

Return to Summary Table.

Table 8-3151 DDRSS_PHY_1400 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55E0h
Figure 8-1570 DDRSS_PHY_1400 Register
31302928272625242322212019181716
RESERVEDPHY_GRP3_SLAVE_DELAY_0
R/W-XR/W-0h
1514131211109876543210
RESERVEDPHY_GRP2_SLAVE_DELAY_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3152 DDRSS_PHY_1400 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-16PHY_GRP3_SLAVE_DELAY_0R/W0h

Address slice slave delay setting for address slice 3.

15-11RESERVEDR/WX
10-0PHY_GRP2_SLAVE_DELAY_0R/W0h

Address slice slave delay setting for address slice 2.

2.5.4.734 DDRSS_PHY_1401 Register (Offset = 55E4h) [reset = X]

DDRSS_PHY_1401 is shown in Figure 8-1571 and described in Table 8-3154.

Return to Summary Table.

Table 8-3153 DDRSS_PHY_1401 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55E4h
Figure 8-1571 DDRSS_PHY_1401 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_GRP0_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3154 DDRSS_PHY_1401 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR/WX
10-0PHY_GRP0_SLAVE_DELAY_1R/W0h

Address slice slave delay setting for address slice 0.

2.5.4.735 DDRSS_PHY_1402 Register (Offset = 55E8h) [reset = X]

DDRSS_PHY_1402 is shown in Figure 8-1572 and described in Table 8-3156.

Return to Summary Table.

Table 8-3155 DDRSS_PHY_1402 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55E8h
Figure 8-1572 DDRSS_PHY_1402 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_GRP1_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3156 DDRSS_PHY_1402 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR/WX
10-0PHY_GRP1_SLAVE_DELAY_1R/W0h

Address slice slave delay setting for address slice 1.

2.5.4.736 DDRSS_PHY_1403 Register (Offset = 55ECh) [reset = X]

DDRSS_PHY_1403 is shown in Figure 8-1573 and described in Table 8-3158.

Return to Summary Table.

Table 8-3157 DDRSS_PHY_1403 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55ECh
Figure 8-1573 DDRSS_PHY_1403 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_GRP2_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3158 DDRSS_PHY_1403 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR/WX
10-0PHY_GRP2_SLAVE_DELAY_1R/W0h

Address slice slave delay setting for address slice 2.

2.5.4.737 DDRSS_PHY_1404 Register (Offset = 55F0h) [reset = X]

DDRSS_PHY_1404 is shown in Figure 8-1574 and described in Table 8-3160.

Return to Summary Table.

Table 8-3159 DDRSS_PHY_1404 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55F0h
Figure 8-1574 DDRSS_PHY_1404 Register
31302928272625242322212019181716
RESERVED
R/W-X
1514131211109876543210
RESERVEDPHY_GRP3_SLAVE_DELAY_1
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3160 DDRSS_PHY_1404 Register Field Descriptions
BitFieldTypeResetDescription
31-11RESERVEDR/WX
10-0PHY_GRP3_SLAVE_DELAY_1R/W0h

Address slice slave delay setting for address slice 3.

2.5.4.738 DDRSS_PHY_1405 Register (Offset = 55F4h) [reset = X]

DDRSS_PHY_1405 is shown in Figure 8-1575 and described in Table 8-3162.

Return to Summary Table.

Table 8-3161 DDRSS_PHY_1405 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55F4h
Figure 8-1575 DDRSS_PHY_1405 Register
3130292827262524
RESERVED
R/W-X
2322212019181716
RESERVED
R/W-X
15141312111098
RESERVED
R/W-X
76543210
RESERVEDPHY_CLK_DC_CAL_CLK_SEL
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3162 DDRSS_PHY_1405 Register Field Descriptions
BitFieldTypeResetDescription
31-3RESERVEDR/WX
2-0PHY_CLK_DC_CAL_CLK_SELR/W0h

Determines DCC CAL clock.

2.5.4.739 DDRSS_PHY_1406 Register (Offset = 55F8h) [reset = X]

DDRSS_PHY_1406 is shown in Figure 8-1576 and described in Table 8-3164.

Return to Summary Table.

Table 8-3163 DDRSS_PHY_1406 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55F8h
Figure 8-1576 DDRSS_PHY_1406 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_FDBK_DRIVE
R/W-XR/W-FFh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3164 DDRSS_PHY_1406 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-0PHY_PAD_FDBK_DRIVER/WFFh

Controls drive settings for gate feedback pads.

2.5.4.740 DDRSS_PHY_1407 Register (Offset = 55FCh) [reset = X]

DDRSS_PHY_1407 is shown in Figure 8-1577 and described in Table 8-3166.

Return to Summary Table.

Table 8-3165 DDRSS_PHY_1407 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 55FCh
Figure 8-1577 DDRSS_PHY_1407 Register
31302928272625242322212019181716
RESERVEDPHY_PAD_FDBK_DRIVE2
R/W-XR/W-FFh
1514131211109876543210
PHY_PAD_FDBK_DRIVE2
R/W-FFh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3166 DDRSS_PHY_1407 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_PAD_FDBK_DRIVE2R/WFFh

Controls drive settings (enslice/boost) for gate feedback pads.

2.5.4.741 DDRSS_PHY_1408 Register (Offset = 5600h) [reset = X]

DDRSS_PHY_1408 is shown in Figure 8-1578 and described in Table 8-3168.

Return to Summary Table.

Table 8-3167 DDRSS_PHY_1408 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5600h
Figure 8-1578 DDRSS_PHY_1408 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_DATA_DRIVE
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3168 DDRSS_PHY_1408 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-0PHY_PAD_DATA_DRIVER/W0h

Controls drive settings for data pads.

2.5.4.742 DDRSS_PHY_1409 Register (Offset = 5604h) [reset = 0h]

DDRSS_PHY_1409 is shown in Figure 8-1579 and described in Table 8-3170.

Return to Summary Table.

Table 8-3169 DDRSS_PHY_1409 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5604h
Figure 8-1579 DDRSS_PHY_1409 Register
313029282726252423222120191817161514131211109876543210
PHY_PAD_DQS_DRIVE
R/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3170 DDRSS_PHY_1409 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_PAD_DQS_DRIVER/W0h

Controls drive settings for dqs pads.

2.5.4.743 DDRSS_PHY_1410 Register (Offset = 5608h) [reset = X]

DDRSS_PHY_1410 is shown in Figure 8-1580 and described in Table 8-3172.

Return to Summary Table.

Table 8-3171 DDRSS_PHY_1410 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5608h
Figure 8-1580 DDRSS_PHY_1410 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_ADDR_DRIVE
R/W-XR/W-FFh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3172 DDRSS_PHY_1410 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-0PHY_PAD_ADDR_DRIVER/WFFh

Controls drive settings for the address/control pads.

2.5.4.744 DDRSS_PHY_1411 Register (Offset = 560Ch) [reset = X]

DDRSS_PHY_1411 is shown in Figure 8-1581 and described in Table 8-3174.

Return to Summary Table.

Table 8-3173 DDRSS_PHY_1411 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 560Ch
Figure 8-1581 DDRSS_PHY_1411 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_ADDR_DRIVE2
R/W-XR/W-00FFFF00h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3174 DDRSS_PHY_1411 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-0PHY_PAD_ADDR_DRIVE2R/W00FFFF00h

Controls drive settings for the address/control pads.

2.5.4.745 DDRSS_PHY_1412 Register (Offset = 5610h) [reset = FFh]

DDRSS_PHY_1412 is shown in Figure 8-1582 and described in Table 8-3176.

Return to Summary Table.

Table 8-3175 DDRSS_PHY_1412 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5610h
Figure 8-1582 DDRSS_PHY_1412 Register
313029282726252423222120191817161514131211109876543210
PHY_PAD_CLK_DRIVE
R/W-FFh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3176 DDRSS_PHY_1412 Register Field Descriptions
BitFieldTypeResetDescription
31-0PHY_PAD_CLK_DRIVER/WFFh

Controls drive settings for clock pads.

2.5.4.746 DDRSS_PHY_1413 Register (Offset = 5614h) [reset = X]

DDRSS_PHY_1413 is shown in Figure 8-1583 and described in Table 8-3178.

Return to Summary Table.

Table 8-3177 DDRSS_PHY_1413 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5614h
Figure 8-1583 DDRSS_PHY_1413 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_CLK_DRIVE2
R/W-XR/W-FFh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3178 DDRSS_PHY_1413 Register Field Descriptions
BitFieldTypeResetDescription
31-18RESERVEDR/WX
17-0PHY_PAD_CLK_DRIVE2R/WFFh

Controls drive settings for clock pads.

2.5.4.747 DDRSS_PHY_1414 Register (Offset = 5618h) [reset = X]

DDRSS_PHY_1414 is shown in Figure 8-1584 and described in Table 8-3180.

Return to Summary Table.

Table 8-3179 DDRSS_PHY_1414 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5618h
Figure 8-1584 DDRSS_PHY_1414 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_CKE_DRIVE
R/W-XR/W-FFh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3180 DDRSS_PHY_1414 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-0PHY_PAD_CKE_DRIVER/WFFh

Controls drive settings for cke pads.

2.5.4.748 DDRSS_PHY_1415 Register (Offset = 561Ch) [reset = X]

DDRSS_PHY_1415 is shown in Figure 8-1585 and described in Table 8-3182.

Return to Summary Table.

Table 8-3181 DDRSS_PHY_1415 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 561Ch
Figure 8-1585 DDRSS_PHY_1415 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_CKE_DRIVE2
R/W-XR/W-01FFFF00h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3182 DDRSS_PHY_1415 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-0PHY_PAD_CKE_DRIVE2R/W01FFFF00h

Controls drive settings for cke pads.

2.5.4.749 DDRSS_PHY_1416 Register (Offset = 5620h) [reset = X]

DDRSS_PHY_1416 is shown in Figure 8-1586 and described in Table 8-3184.

Return to Summary Table.

Table 8-3183 DDRSS_PHY_1416 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5620h
Figure 8-1586 DDRSS_PHY_1416 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_RST_DRIVE
R/W-XR/W-FFh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3184 DDRSS_PHY_1416 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-0PHY_PAD_RST_DRIVER/WFFh

Controls drive settings for reset_n pads.

2.5.4.750 DDRSS_PHY_1417 Register (Offset = 5624h) [reset = X]

DDRSS_PHY_1417 is shown in Figure 8-1587 and described in Table 8-3186.

Return to Summary Table.

Table 8-3185 DDRSS_PHY_1417 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5624h
Figure 8-1587 DDRSS_PHY_1417 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_RST_DRIVE2
R/W-XR/W-01FFFF00h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3186 DDRSS_PHY_1417 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-0PHY_PAD_RST_DRIVE2R/W01FFFF00h

Controls drive settings for reset_n pads.

2.5.4.751 DDRSS_PHY_1418 Register (Offset = 5628h) [reset = X]

DDRSS_PHY_1418 is shown in Figure 8-1588 and described in Table 8-3188.

Return to Summary Table.

Table 8-3187 DDRSS_PHY_1418 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5628h
Figure 8-1588 DDRSS_PHY_1418 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_CS_DRIVE
R/W-XR/W-FFh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3188 DDRSS_PHY_1418 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-0PHY_PAD_CS_DRIVER/WFFh

Controls drive settings for cs pads.

2.5.4.752 DDRSS_PHY_1419 Register (Offset = 562Ch) [reset = X]

DDRSS_PHY_1419 is shown in Figure 8-1589 and described in Table 8-3190.

Return to Summary Table.

Table 8-3189 DDRSS_PHY_1419 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 562Ch
Figure 8-1589 DDRSS_PHY_1419 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_CS_DRIVE2
R/W-XR/W-01FFFF00h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3190 DDRSS_PHY_1419 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-0PHY_PAD_CS_DRIVE2R/W01FFFF00h

Controls drive settings for cs pads.

2.5.4.753 DDRSS_PHY_1420 Register (Offset = 5630h) [reset = X]

DDRSS_PHY_1420 is shown in Figure 8-1590 and described in Table 8-3192.

Return to Summary Table.

Table 8-3191 DDRSS_PHY_1420 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5630h
Figure 8-1590 DDRSS_PHY_1420 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_ODT_DRIVE
R/W-XR/W-FFh
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3192 DDRSS_PHY_1420 Register Field Descriptions
BitFieldTypeResetDescription
31-30RESERVEDR/WX
29-0PHY_PAD_ODT_DRIVER/WFFh

Controls drive settings for odt pads.

2.5.4.754 DDRSS_PHY_1421 Register (Offset = 5634h) [reset = X]

DDRSS_PHY_1421 is shown in Figure 8-1591 and described in Table 8-3194.

Return to Summary Table.

Table 8-3193 DDRSS_PHY_1421 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5634h
Figure 8-1591 DDRSS_PHY_1421 Register
313029282726252423222120191817161514131211109876543210
RESERVEDPHY_PAD_ODT_DRIVE2
R/W-XR/W-01FFFF00h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3194 DDRSS_PHY_1421 Register Field Descriptions
BitFieldTypeResetDescription
31-27RESERVEDR/WX
26-0PHY_PAD_ODT_DRIVE2R/W01FFFF00h

Controls drive settings for odt pads.

2.5.4.755 DDRSS_PHY_1422 Register (Offset = 5638h) [reset = X]

DDRSS_PHY_1422 is shown in Figure 8-1592 and described in Table 8-3196.

Return to Summary Table.

Table 8-3195 DDRSS_PHY_1422 Instances
InstancePhysical Address
COMPUTE_CLUSTER0_CTL_CFG_PHY0299 5638h
Figure 8-1592 DDRSS_PHY_1422 Register
3130292827262524
RESERVEDPHY_CAL_SETTLING_PRD_0
R/W-XR/W-0h
2322212019181716
PHY_CAL_VREF_SWITCH_TIMER_0
R/W-0h
15141312111098
PHY_CAL_VREF_SWITCH_TIMER_0
R/W-0h
76543210
RESERVEDPHY_CAL_CLK_SELECT_0
R/W-XR/W-0h
LEGEND: R/W = Read/Write; -n = value after reset
Table 8-3196 DDRSS_PHY_1422 Register Field Descriptions
BitFieldTypeResetDescription
31RESERVEDR/WX
30-24PHY_CAL_SETTLING_PRD_0R/W0h

Number of clock cycles to extend dfi_phyupd_req after the ack is received for settling of final values

23-8PHY_CAL_VREF_SWITCH_TIMER_0R/W0h

The settling time for a switch in VREF during IO pad calibration.

7-3RESERVEDR/WX
2-0PHY_CAL_CLK_SELECT_0R/W0h

Pad calibration pad clock frequency select setting for block 0.