SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
The FLC Low 'n' address defines the FLC lo address for FLC range 0. The FLC range is defined by FLC_LO0>=FLCrange<FLC_HI0. This register is write protected when ~ifenable0 is set.
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| RL2_0 | 2500 0124h + formula |
| RL2_0 | 2500 1124h + formula |
| RL2_2 | 2500 2124h + formula |
| RL2_3 | 2500 3124h + formula |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| ADR_LO_MSW | |||||||
| R/W | |||||||
| 0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| ADR_LO_MSW | |||||||
| R/W | |||||||
| 0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:16 | RESERVED | NONE | 0h | Reserved |
| 15:0 | ADR_LO_MSW | R/W | 0h | The ~iadr0_lo defines the FLC low address[47:32] for the FLC to copy. |