SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
This register controls the error_pin_n output
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| WKUP_ESM0 | 0410 0040h |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| PWM_EN | KEY | ||||||
| R/W | R/W | ||||||
| 0h | 0h | ||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:8 | RESERVED | NONE | 0h | Reserved |
| 7:4 | PWM_EN | R/W | 0h | PWM enable Reset Source: por_rst_n |
| 3:0 | KEY | R/W | 0h | Pin Control Key Reset Source: por_rst_n |