SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
Performs glitchfree selection of the McASP3 functional clock
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| MAIN_CTRL_MMR0 | 0010 A3ECh |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | MCASP3_GF_CLK_SEL_AUXCLK_GF_SEL_PROXY | ||||||
| NONE | R/W | ||||||
| 0h | 0h | ||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:17 | RESERVED | NONE | 0h | Reserved |
| 16 | MCASP3_GF_CLK_SEL_AUXCLK_GF_SEL_PROXY | R/W | 0h | Provides glitch-free switching between the local and system AUXCLK source for McASP3 based on MCASP3_CLKSEL loc_auxclk_sel and auxclk_sel settings. Field values (others are reserved): 1'b0 - Use local AUXCLK source (as selected by loc_auxclk_sel bitfield) 1'b1 - Use system AUXCLK source (as selected by auxsel_sel bitfield) Reset Source: mod_g_rst_n |
| 15:0 | RESERVED | NONE | 0h | Reserved |