SPRUJC6A December 2024 – July 2025 AM2752-Q1 , AM2754-Q1
Controls the OSPI loopback clock source
Return to Summary Table
| Instance Name | Physical Address |
|---|---|
| MAIN_CTRL_MMR0 | 0010 A500h |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| NONE | |||||||
| 0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | OSPI0_CLKSEL_LOOPCLK_SEL_PROXY | RESERVED | OSPI0_CLKSEL_CLK_SEL_PROXY | ||||
| NONE | R/W | NONE | R/W | ||||
| 0h | 0h | 0h | 0h | ||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31:5 | RESERVED | NONE | 0h | Reserved |
| 4 | OSPI0_CLKSEL_LOOPCLK_SEL_PROXY | R/W | 0h | OSPI0 Loopback clock source Field values (others are reserved): 1'b0 - Board Level Loopback 1'b1 - Internal Loopback Reset Source: mod_g_rst_n |
| 3:1 | RESERVED | NONE | 0h | Reserved |
| 0 | OSPI0_CLKSEL_CLK_SEL_PROXY | R/W | 0h | OSPI0 reference clock selection Field values (others are reserved): 1'b0 - MAIN_PLL0_HSDIV1_CLKOUT 1'b1 - MAIN_PLL1_HSDIV5_CLKOUT Reset Source: mod_g_rst_n |