제품 상세 정보

Number of input channels 4 Resolution (Bits) 14 Sample rate (max) (Msps) 500 Features Decimating Filter, Differential Inputs, High Dynamic Range, Nap Mode, Out of Range Indicator, Power Down Analog input BW (MHz) 900 Power consumption (typ) (mW) 3270 Operating temperature range (°C) -40 to 85 Rating Catalog
Number of input channels 4 Resolution (Bits) 14 Sample rate (max) (Msps) 500 Features Decimating Filter, Differential Inputs, High Dynamic Range, Nap Mode, Out of Range Indicator, Power Down Analog input BW (MHz) 900 Power consumption (typ) (mW) 3270 Operating temperature range (°C) -40 to 85 Rating Catalog
VQFN (RGC) 64 81 mm² 9 x 9
  • 4-Ch, 14-Bit 500MSPS With Digital Signal Processing
  • Power Amplifier Linearization (Feedback) Modes
    • 14-Bits Every Other Sample at 250MSPS
    • Programmable Resolution vs Duty Cycle
      • Duty Cycle 3:2 (60% 11-Bit, 40% 9-Bit)
      • Duty Cycle 2:3 (40% 12-Bit, 60% 9-Bit)
      • Duty Cycle 1:3 (25% 14-Bit, 75% 9-Bit)
  • Traffic Receiver Modes
    • 14-Bit 250MSPS: Decimate by 2 Filter, High/Low Pass
    • 9-Bit SNR-Boost Filter (150-MHz Max Bandwidth)
    • 9-to-14-Bit TDD Burst (200-MHz Max Bandwidth)
  • Flexible Input Clock Buffer With Divide by 1/2/4
  • JESD204B Digital Interface up to 5.0Gbps
    • 1 or 2 Lanes per Channel, With Subclass 1
  • 64-Pin VQFN Package (9 × 9 mm)
  • 4-Ch, 14-Bit 500MSPS With Digital Signal Processing
  • Power Amplifier Linearization (Feedback) Modes
    • 14-Bits Every Other Sample at 250MSPS
    • Programmable Resolution vs Duty Cycle
      • Duty Cycle 3:2 (60% 11-Bit, 40% 9-Bit)
      • Duty Cycle 2:3 (40% 12-Bit, 60% 9-Bit)
      • Duty Cycle 1:3 (25% 14-Bit, 75% 9-Bit)
  • Traffic Receiver Modes
    • 14-Bit 250MSPS: Decimate by 2 Filter, High/Low Pass
    • 9-Bit SNR-Boost Filter (150-MHz Max Bandwidth)
    • 9-to-14-Bit TDD Burst (200-MHz Max Bandwidth)
  • Flexible Input Clock Buffer With Divide by 1/2/4
  • JESD204B Digital Interface up to 5.0Gbps
    • 1 or 2 Lanes per Channel, With Subclass 1
  • 64-Pin VQFN Package (9 × 9 mm)

The ADS58J89 is a high-linearity, quad-channel, 14-bit, 250/500-MSPS IF (intermediate frequency) receiver. The four channels contain 500MSPS 14-bit ADCs followed by signal processing for wireless infrastructure systems. The channels can be configured in various modes depending on bandwidth, resolution and sample time requirements. The signal processing block contains selectable modes for decimation filters, SNR Boost filters, resolution versus time and time-division duplex (TDD) burst mode. Designed for high antenna count systems, the 4 channels provides high bandwidth and linearity to multi-channel receivers in a small footprint. The device can be dual function as traffic receiver and power amplifier linearization feedback path in TDD systems.

Key Specifications:

  • Power Dissipation: 875 mW/ch
  • Input Bandwidth (3dB): 900 MHz
  • Aperture Jitter: 98 fs rms
  • Channel Isolation: 85 dB
  • Performance at in = 170 MHz at 1.25 Vpp,
    –1 dBFS
    • SNR: 65.8 dBFS
    • SFDR: 85 dBc HD2,3 95 dBFS non HD2,3

The ADS58J89 is a high-linearity, quad-channel, 14-bit, 250/500-MSPS IF (intermediate frequency) receiver. The four channels contain 500MSPS 14-bit ADCs followed by signal processing for wireless infrastructure systems. The channels can be configured in various modes depending on bandwidth, resolution and sample time requirements. The signal processing block contains selectable modes for decimation filters, SNR Boost filters, resolution versus time and time-division duplex (TDD) burst mode. Designed for high antenna count systems, the 4 channels provides high bandwidth and linearity to multi-channel receivers in a small footprint. The device can be dual function as traffic receiver and power amplifier linearization feedback path in TDD systems.

Key Specifications:

  • Power Dissipation: 875 mW/ch
  • Input Bandwidth (3dB): 900 MHz
  • Aperture Jitter: 98 fs rms
  • Channel Isolation: 85 dB
  • Performance at in = 170 MHz at 1.25 Vpp,
    –1 dBFS
    • SNR: 65.8 dBFS
    • SFDR: 85 dBc HD2,3 95 dBFS non HD2,3

다운로드 스크립트와 함께 비디오 보기 비디오

기술 자료

star =TI에서 선정한 이 제품의 인기 문서
검색된 결과가 없습니다. 검색어를 지우고 다시 시도하세요.
1개 모두 보기
상위 문서 유형 직함 형식 옵션 날짜
* Data sheet ADS58J89 Quad Channel 14-Bit 250/500 MSPS Receiver and Feedback IC datasheet PDF | HTML 2014/11/24

설계 및 개발

추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.

평가 모듈(EVM)용 GUI

SLAC506 ADS58J89 EVM SPI GUI Installer v1.1

지원되는 제품 및 하드웨어

지원되는 제품 및 하드웨어

시뮬레이션 모델

ADS54J54 and ADS58J89 IBIS Model

SBAM247.ZIP (31 KB) - IBIS Model
계산 툴

ANALOG-ENGINEER-CALC PC software analog engineer's calculator

The analog engineer’s calculator is designed to speed up many of the repetitive calculations that analog circuit design engineers use on a regular basis. This PC-based tool provides a graphical interface with a list of various common calculations ranging from setting operational-amplifier (...)

지원되는 제품 및 하드웨어

지원되는 제품 및 하드웨어

패키지 CAD 기호, 풋프린트 및 3D 모델
VQFN (RGC) 64 Ultra Librarian

주문 및 품질

포함된 정보:
  • RoHS
  • REACH
  • 디바이스 마킹
  • 납 마감/볼 재질
  • MSL 등급/피크 리플로우
  • MTBF/FIT 예측
  • 물질 성분
  • 인증 요약
  • 지속적인 신뢰성 모니터링
포함된 정보:
  • 팹 위치
  • 조립 위치

지원 및 교육

TI 엔지니어의 기술 지원을 받을 수 있는 TI E2E™ 포럼

콘텐츠는 TI 및 커뮤니티 기고자에 의해 "있는 그대로" 제공되며 TI의 사양으로 간주되지 않습니다. 사용 약관을 참조하십시오.

품질, 패키징, TI에서 주문하는 데 대한 질문이 있다면 TI 지원을 방문하세요. ​​​​​​​​​​​​​​

동영상