產品詳細資料

Sample rate (max) (Msps) 125 Resolution (Bits) 16 Number of input channels 4 Interface type JESD204B Analog input BW (MHz) 250 Features High Performance Rating Catalog Peak-to-peak input voltage range (V) 2 Power consumption (typ) (mW) 330 Architecture Pipeline SNR (dB) 78 ENOB (Bits) 13 SFDR (dB) 85 Operating temperature range (°C) -40 to 85 Input buffer No
Sample rate (max) (Msps) 125 Resolution (Bits) 16 Number of input channels 4 Interface type JESD204B Analog input BW (MHz) 250 Features High Performance Rating Catalog Peak-to-peak input voltage range (V) 2 Power consumption (typ) (mW) 330 Architecture Pipeline SNR (dB) 78 ENOB (Bits) 13 SFDR (dB) 85 Operating temperature range (°C) -40 to 85 Input buffer No
VQFN (RGC) 64 81 mm² 9 x 9
  • 16/14-Bit Resolution, 8/4-Channel ADC
  • Idle Signal-to-Noise Ratio (SNR):
    • 80dBFS for 16bit ADC
    • 79dBFS for 14bit ADC
  • Power dissipation at 125MSPS, 4CH per Lane:
    • 70mW/Ch for ADS52J65/66 (8CH ADC)
    • 82mW/Ch for ADS52J67/68 (4CH ADC)
  • Power dissipation at 62.5MSPS, 8CH per Lane:
    • 45mW/Ch for ADS52J65/66 (8CH ADC)
    • 65mW/Ch for ADS52J67/66 (4CH ADC)
  • Full-Scale Input: 2VPP
  • Full-Scale SNR at fIN = 10MHz:
    • 78dBFS for 16bit ADC
    • 77dBFS for 14bit ADC
  • Full-Scale SFDR: –85dBc at fin = 10MHz
  • Analog Input –3dB Bandwidth = 250MHz
  • Maximum Input Signal Frequency for 2VPP Input = 130MHz
  • Fast and Consistent Overload Recovery
  • Advanced Digital Features
    • Automatic DC Offset Correction
    • Digital Average
  • Digital I/Q Demodulator
    • Fractional Decimation Filter M = 1 to 63 With Increments of 0.25
    • Data Output Rate Reduction After Decimation
    • Power dissipation at 80MSPS and Decimation = 2
      • 64mW/Ch for ADS52J65/66 (8-CH ADC)
      • 91mW/Ch for ADS52J67/68 (4-CH ADC)
    • On-Chip RAM With 32 Preset Profiles
  • JESD204B Subclass 0, 1, and 2
    • 2, 4, or 8 Channels per JESD Lane
    • 10Gbps JESD Interface
    • Supports lane rate up to 12.8Gbps for short trace length (< 5 Inch)
  • 64-Pin Non-Magnetic 9 × 9mm Package
  • 16/14-Bit Resolution, 8/4-Channel ADC
  • Idle Signal-to-Noise Ratio (SNR):
    • 80dBFS for 16bit ADC
    • 79dBFS for 14bit ADC
  • Power dissipation at 125MSPS, 4CH per Lane:
    • 70mW/Ch for ADS52J65/66 (8CH ADC)
    • 82mW/Ch for ADS52J67/68 (4CH ADC)
  • Power dissipation at 62.5MSPS, 8CH per Lane:
    • 45mW/Ch for ADS52J65/66 (8CH ADC)
    • 65mW/Ch for ADS52J67/66 (4CH ADC)
  • Full-Scale Input: 2VPP
  • Full-Scale SNR at fIN = 10MHz:
    • 78dBFS for 16bit ADC
    • 77dBFS for 14bit ADC
  • Full-Scale SFDR: –85dBc at fin = 10MHz
  • Analog Input –3dB Bandwidth = 250MHz
  • Maximum Input Signal Frequency for 2VPP Input = 130MHz
  • Fast and Consistent Overload Recovery
  • Advanced Digital Features
    • Automatic DC Offset Correction
    • Digital Average
  • Digital I/Q Demodulator
    • Fractional Decimation Filter M = 1 to 63 With Increments of 0.25
    • Data Output Rate Reduction After Decimation
    • Power dissipation at 80MSPS and Decimation = 2
      • 64mW/Ch for ADS52J65/66 (8-CH ADC)
      • 91mW/Ch for ADS52J67/68 (4-CH ADC)
    • On-Chip RAM With 32 Preset Profiles
  • JESD204B Subclass 0, 1, and 2
    • 2, 4, or 8 Channels per JESD Lane
    • 10Gbps JESD Interface
    • Supports lane rate up to 12.8Gbps for short trace length (< 5 Inch)
  • 64-Pin Non-Magnetic 9 × 9mm Package

The 8/4-channel, 16/14-bit ADS52J6x analog-to-digital converter (ADC) uses CMOS process and remarkable circuit techniques. The device is designed to operate at low power and give very high signal-to-noise ratio (SNR) performance with a 2-Vpp full-scale input. The ADS52J65 device gives 80dBFS idle SNR and 78dBFS full scale SNR at 5MHz. The large input bandwidth of 250MHz makes the device well suited for a wide range of applications, such as high frequency medical ultrasound, magnetic resonance imaging, multi-channel data acquisition, flow cytometry, and hematology analyzer. The ADC integrates an internal reference trimmed to match across devices.

ADS52J6x has advanced digital features, including a digital I/Q demodulator with fractional decimation filter. The ADC data from each channel is encoded using an 8B to 10B format and is sent as a SerDes data stream using current-mode logic (CML) outputbuffers, as per the JESD204B standard. The ADC data from all eight channels can be output over a single CML buffer (1-lane SerDes) with the data rate limited to a maximum of 12.8Gbps. Using SerDes outputs reduces the number of interface lines. This, together with the low-power design, enables eight channels to be packaged in a 9mm × 9mm VQFN allowing high system integration densities. ADS52J6x also supports modes where all ADC data is sent over four CML buffers (4-Lane SerDes), reducing the SerDes data rate per lane for low-cost FPGAs. The ADS52J6x is available in a non-magnetic VQFN package that does not create any magnetic artifact. The device is specified over –40°C to +85°C.

The 8/4-channel, 16/14-bit ADS52J6x analog-to-digital converter (ADC) uses CMOS process and remarkable circuit techniques. The device is designed to operate at low power and give very high signal-to-noise ratio (SNR) performance with a 2-Vpp full-scale input. The ADS52J65 device gives 80dBFS idle SNR and 78dBFS full scale SNR at 5MHz. The large input bandwidth of 250MHz makes the device well suited for a wide range of applications, such as high frequency medical ultrasound, magnetic resonance imaging, multi-channel data acquisition, flow cytometry, and hematology analyzer. The ADC integrates an internal reference trimmed to match across devices.

ADS52J6x has advanced digital features, including a digital I/Q demodulator with fractional decimation filter. The ADC data from each channel is encoded using an 8B to 10B format and is sent as a SerDes data stream using current-mode logic (CML) outputbuffers, as per the JESD204B standard. The ADC data from all eight channels can be output over a single CML buffer (1-lane SerDes) with the data rate limited to a maximum of 12.8Gbps. Using SerDes outputs reduces the number of interface lines. This, together with the low-power design, enables eight channels to be packaged in a 9mm × 9mm VQFN allowing high system integration densities. ADS52J6x also supports modes where all ADC data is sent over four CML buffers (4-Lane SerDes), reducing the SerDes data rate per lane for low-cost FPGAs. The ADS52J6x is available in a non-magnetic VQFN package that does not create any magnetic artifact. The device is specified over –40°C to +85°C.

下載 觀看有字幕稿的影片 影片

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 1
重要文件 類型 標題 格式選項 日期
* Data sheet ADS52J6x, 8/4-Channel, 16/14-Bit, 125MSPS, 70mW/Ch for 8-CH ADC With JESD204B Interface datasheet (Rev. B) PDF | HTML 2025年 9月 11日

設計與開發

如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。

計算工具

ANALOG-ENGINEER-CALC PC software analog engineer's calculator

The analog engineer’s calculator is designed to speed up many of the repetitive calculations that analog circuit design engineers use on a regular basis. This PC-based tool provides a graphical interface with a list of various common calculations ranging from setting operational-amplifier (...)

支援產品和硬體

支援產品和硬體

模擬工具

PSPICE-FOR-TI — PSpice® for TI 設計與模擬工具

PSpice® for TI 是有助於評估類比電路功能的設計和模擬環境。這款全功能設計和模擬套件使用 Cadence® 的類比分析引擎。PSpice for TI 包括業界最大的模型庫之一,涵蓋我們的類比和電源產品組合,以及特定類比行為模型,且使用無需支付費用。

PSpice for TI 設計和模擬環境可讓您使用其內建函式庫來模擬複雜的混合訊號設計。在進行佈局和製造之前,建立完整的終端設備設計和解決方案原型,進而縮短上市時間並降低開發成本。 

在 PSpice for TI 設計與模擬工具中,您可以搜尋 TI (...)
封裝 針腳 CAD 符號、佔位空間與 3D 模型
VQFN (RGC) 64 Ultra Librarian

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 認證摘要
  • 進行中的可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​

影片